US9362839B2 - Power converter with common mode voltage reduction - Google Patents

Power converter with common mode voltage reduction Download PDF

Info

Publication number
US9362839B2
US9362839B2 US13/024,056 US201113024056A US9362839B2 US 9362839 B2 US9362839 B2 US 9362839B2 US 201113024056 A US201113024056 A US 201113024056A US 9362839 B2 US9362839 B2 US 9362839B2
Authority
US
United States
Prior art keywords
inverter
rectifier
common mode
vector
active
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/024,056
Other versions
US20120201056A1 (en
Inventor
Lixang Wei
Zhongyuan Cheng
Yuan Xiao
Navid R. Zargari
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Rockwell Automation Technologies Inc
Original Assignee
Rockwell Automation Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Rockwell Automation Technologies Inc filed Critical Rockwell Automation Technologies Inc
Priority to US13/024,056 priority Critical patent/US9362839B2/en
Assigned to ROCKWELL AUTOMATION TECHNOLOGIES, INC. reassignment ROCKWELL AUTOMATION TECHNOLOGIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHENG, ZHONGYUAN, WEI, LIXIANG, XIAO, YUAN, ZARGARI, NAVID R.
Priority to CN201210028984.5A priority patent/CN102638172B/en
Priority to EP12154755.8A priority patent/EP2487785B1/en
Publication of US20120201056A1 publication Critical patent/US20120201056A1/en
Application granted granted Critical
Publication of US9362839B2 publication Critical patent/US9362839B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M5/00Conversion of ac power input into ac power output, e.g. for change of voltage, for change of frequency, for change of number of phases
    • H02M5/40Conversion of ac power input into ac power output, e.g. for change of voltage, for change of frequency, for change of number of phases with intermediate conversion into dc
    • H02M5/42Conversion of ac power input into ac power output, e.g. for change of voltage, for change of frequency, for change of number of phases with intermediate conversion into dc by static converters
    • H02M5/44Conversion of ac power input into ac power output, e.g. for change of voltage, for change of frequency, for change of number of phases with intermediate conversion into dc by static converters using discharge tubes or semiconductor devices to convert the intermediate dc into ac
    • H02M5/453Conversion of ac power input into ac power output, e.g. for change of voltage, for change of frequency, for change of number of phases with intermediate conversion into dc by static converters using discharge tubes or semiconductor devices to convert the intermediate dc into ac using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M5/458Conversion of ac power input into ac power output, e.g. for change of voltage, for change of frequency, for change of number of phases with intermediate conversion into dc by static converters using discharge tubes or semiconductor devices to convert the intermediate dc into ac using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M5/4585Conversion of ac power input into ac power output, e.g. for change of voltage, for change of frequency, for change of number of phases with intermediate conversion into dc by static converters using discharge tubes or semiconductor devices to convert the intermediate dc into ac using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only having a rectifier with controlled elements
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/42Conversion of dc power input into ac power output without possibility of reversal
    • H02M7/44Conversion of dc power input into ac power output without possibility of reversal by static converters
    • H02M7/48Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/53Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M7/537Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters
    • H02M7/5387Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters in a bridge configuration
    • H02M7/53871Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters in a bridge configuration with automatic control of output voltage or current
    • H02M7/53873Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters in a bridge configuration with automatic control of output voltage or current with digital control
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/42Conversion of dc power input into ac power output without possibility of reversal
    • H02M7/44Conversion of dc power input into ac power output without possibility of reversal by static converters
    • H02M7/48Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/53Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M7/537Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters
    • H02M7/5387Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters in a bridge configuration
    • H02M7/53871Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters in a bridge configuration with automatic control of output voltage or current
    • H02M7/53875Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters in a bridge configuration with automatic control of output voltage or current with analogue control of three-phase output
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/42Conversion of dc power input into ac power output without possibility of reversal
    • H02M7/44Conversion of dc power input into ac power output without possibility of reversal by static converters
    • H02M7/48Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/53Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M7/537Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters
    • H02M7/539Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters with automatic control of output wave form or frequency
    • H02M7/5395Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters with automatic control of output wave form or frequency by pulse-width modulation
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02PCONTROL OR REGULATION OF ELECTRIC MOTORS, ELECTRIC GENERATORS OR DYNAMO-ELECTRIC CONVERTERS; CONTROLLING TRANSFORMERS, REACTORS OR CHOKE COILS
    • H02P21/00Arrangements or methods for the control of electric machines by vector control, e.g. by control of field orientation
    • H02P21/0003Control strategies in general, e.g. linear type, e.g. P, PI, PID, using robust control
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02PCONTROL OR REGULATION OF ELECTRIC MOTORS, ELECTRIC GENERATORS OR DYNAMO-ELECTRIC CONVERTERS; CONTROLLING TRANSFORMERS, REACTORS OR CHOKE COILS
    • H02P27/00Arrangements or methods for the control of AC motors characterised by the kind of supply voltage
    • H02P27/04Arrangements or methods for the control of AC motors characterised by the kind of supply voltage using variable-frequency supply voltage, e.g. inverter or converter supply voltage
    • H02P27/06Arrangements or methods for the control of AC motors characterised by the kind of supply voltage using variable-frequency supply voltage, e.g. inverter or converter supply voltage using dc to ac converters or inverters
    • H02P27/08Arrangements or methods for the control of AC motors characterised by the kind of supply voltage using variable-frequency supply voltage, e.g. inverter or converter supply voltage using dc to ac converters or inverters with pulse width modulation
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/12Arrangements for reducing harmonics from ac input or output
    • H02M1/123Suppression of common mode voltage or current

Definitions

  • Motor drives and other power conversion systems operate to convert electrical power from one form to another and may be employed in a variety of applications such as powering an electric motor using power converted from a single or multiphase AC input source.
  • Such power converters are typically constructed using a passive or active rectifier to convert input AC power to an intermediate DC, followed by an active inverter stage that converts the intermediate DC to AC output power to drive a motor, power grid, or other load.
  • Matrix converters provide AC-AC conversion, typically without internal DC storage elements.
  • the matrix converter or rectifier/inverter stages generally include switches actuated through various forms of pulse width modulation (PWM), where the PWM switching states used in the rectifier and inverter may be constructed according to selective harmonic elimination (SHE or SHEPWM) or space vector modulation (SVM or SVPWM) or other PWM techniques.
  • PWM pulse width modulation
  • CSC Current source converter
  • VSCs Voltage source converters
  • VSI voltage source inverter
  • switches of an active rectifier are pulse width modulated according to an SHE scheme, and the inverter stage is controlled by SHEPWM when the output frequency is high, and SVPWM may be used for low inverter output frequencies.
  • SVPWM is generally simpler and easier to control on the inverter side than SHEPWM.
  • space vector modulation typically generates more common mode voltage on the link choke than does SHEPWM.
  • the link choke is typically designed for high saturation levels, for instance, where the choke can be 20 to 30% larger where the inverter uses SVPWM than if SHE is used. This increases the cost, size, and weight of the link choke. Accordingly, there is a continuing need to control or reduce common mode currents and voltages in power conversion systems to allow link chokes and other system components to be better optimized.
  • the present disclosure provides methods and apparatus for common mode reduction techniques based on SVPWM zero vector selection to reduce the saturation level of the SVPWM for power converters while facilitating reduction in the cost of common mode chokes or without over-sizing the choke by using SVPWM. These techniques can be employed in CSC and/or VSC type converters, and may be used in motor drives or other forms of power converters.
  • zero vector selection is used to try to counteract computed or estimated active vector common mode contributions.
  • zero vectors are selected to counteract measured common mode voltages or currents.
  • the zero vector selection may be done to counteract the combined common mode contributions of multiple converter stages (e.g., rectifier and inverter), and the techniques can also be used in matrix converters.
  • common mode reduction techniques are presented in which zero vector selection is done without extensive common mode computations by using the status of the inverter as being either motoring or regenerating to select the SVM zero vectors.
  • a power conversion system with rectifier and inverter stages coupled by an intermediate DC circuit and operated by a switch control system, which can be a CSC or VSC type system in various embodiments.
  • a switch control system which can be a CSC or VSC type system in various embodiments.
  • One of the rectifier and inverter is operated by SVPWM with the switch control system selecting one of a plurality of zero vectors for space vector modulation based at least partially on a common mode contribution of active vectors used in space vector modulation of the corresponding converter stage.
  • the zero vector is selected so that a zero vector common mode contribution tends to counteract the common mode contribution of the active vectors used in space vector modulation of the corresponding converter stage.
  • an active vector common mode contribution is determined based at least partially on AC voltages, active vectors and dwell times corresponding to a current SVM reference vector, and a zero vector is selected for which a polarity of the corresponding zero vector common mode contribution is opposite to the polarity of the active vector common mode contribution.
  • the zero vector for space vector modulation of the first converter is selected at least partially according to a common mode contribution of the second converter.
  • the switch control system for the first converter determines an active vector common mode contribution of the first converter, determines a common mode contribution of the second converter, and determines the combined common mode contribution of these.
  • the switch control system selects the zero vector for space vector modulation of the first converter for which the polarity of the corresponding zero vector common mode contribution is opposite to the polarity of the combined common mode contribution.
  • both the rectifier and inverter are operated by SVPWM.
  • the switch control system determines active vector common mode contributions of the inverter and of the rectifier, and selects zero vectors for the rectifier and for the inverter to at least partially counteract the active vector common mode contributions of the converters.
  • a CSC or VSC power conversion system which includes rectifier and inverter stages and an intermediate DC circuit.
  • a switch control system operates one of the converters by SVPWM with a zero vector selected based at least partially on a measured common mode current.
  • the zero vector is selected for which a corresponding zero vector common mode contribution tends to counteract the measured common mode current.
  • both the rectifier and inverter are operated by SVPWM, and the switch control system selects zero vectors for the rectifier and inverter to at east partially counteract the measured common mode current.
  • a power conversion system having a rectifier and an inverter coupled with an intermediate DC circuit, and which can be a current source converter in certain embodiments.
  • a switch control system provides space vector modulated control signals to operate the inverter, and selects the SVM zero vector based at least partially on whether the inverter is motoring or regenerating.
  • the zero vector is selected which shorts or bypasses an inverter phase not used in only one of the current SVM active vectors for motoring operation, and if the inverter is regenerating, the zero vector is selected which shorts an inverter phase used in both active vectors.
  • An AC-AC matrix converter in accordance with further aspects of the disclosure, which includes a multiphase AC input and a multiphase AC output, and a switching network coupled therebetween.
  • the converter includes a switch control system that operates the switching network using SVPWM and selects a SVM zero vector based at least partially on a measured or estimated common mode current or voltage.
  • the switch control system selects a SVM zero vector for which a corresponding zero vector common mode contribution tends to counteract a common mode contribution of active vectors used operating the switching network.
  • FIG. 1 is a schematic diagram illustrating an exemplary variable frequency motor drive power conversion system with at least one common mode reduction zero vector selection component according to one or more aspects of the present disclosure
  • FIG. 2 is a schematic diagram illustrating an exemplary space vector modulation (SVM) diagram of current source converters including six sectors and a rotating reference vector with peripheral corners defining active switching vectors and a center defining a plurality of zero vectors used in the various common mode reduction pulse width modulation schemes of the present disclosure;
  • SVM space vector modulation
  • FIG. 3 is a flow diagram illustrating a method and exemplary operation of the switch control system of FIG. 1 in reducing common mode voltages or currents through SVM zero vector selection;
  • FIG. 4 is a flow diagram illustrating another exemplary method and switch control system operation to reduce common mode voltages or currents through SVM zero vector selection based on active vector common mode polarity;
  • FIG. 5 is a flow diagram illustrating another exemplary method and switch control system operation to reduce common mode by SVM zero vector selection according to the polarity of a measured common mode current;
  • FIG. 6 is a flow diagram illustrating yet another exemplary method and switch control system operation with inverter zero vectors selected according to combined common mode contributions of inverter SVM active vectors and measured or calculated rectifier common mode;
  • FIG. 7 is a flow diagram illustrating yet another exemplary method and switch control system operation with zero vectors being selected for SVPWM operation of both the rectifier and inverter to counteract active vector common mode contributions of both converters;
  • FIG. 8 is a flow diagram illustrating another exemplary method and switch control system operation with inverter zero vector selection based on whether the inverter is motoring or regenerating;
  • FIGS. 9A and 9B are schematic diagrams illustrating exemplary SVM diagrams showing sector-based zero vector selection based on motoring or regenerating inverter modes, respectively;
  • FIG. 10 is a schematic diagram illustrating an exemplary VSC type variable frequency motor drive power conversion system with at least one common mode reduction zero vector selection component
  • FIG. 11 is a schematic diagram illustrating an exemplary matrix power converter with a common mode reduction zero vector selection component in accordance with certain aspects of the disclosure.
  • CSC current source converter
  • VSC voltage source converter
  • matrix converter architectures for any common mode reduction or control goals, for instance, to facilitate reduction in the size, weight, and cost of common mode chokes and other components such as filter inductors, etc. of the system.
  • Some examples of these techniques include selecting SVM zero vectors so as to counteract computed or estimated active vector common mode contributions and/or to counteract measured common mode voltages or currents.
  • the zero vector selection may be done to counteract the combined common mode contributions of multiple converter stages (e.g., rectifier and inverter), and other embodiments are disclosed in which the zero vector is selected according to the inverter motoring or regenerating status without requiring computation of common mode current or voltage estimates.
  • converter stages e.g., rectifier and inverter
  • FIG. 1 illustrates an exemplary system 100 in which a number of these common mode reduction zero vector selection techniques can be employed.
  • the system includes a current source converter (CSC) type motor drive 110 (power conversion system) driving a motor load 120 .
  • the system 100 includes an exemplary three-phase AC voltage source 111 providing input power to the drive 110 , and the drive 110 converts the input power to drive a motor load 120 coupled to a converter output 114 .
  • the drive 110 is a current source converter (CSC) type, with an input 112 connected to the AC power source 111 . While these examples are illustrated as having a three phase input 112 , other embodiments may provide a single phase AC input or may include a multiphase input adapted to receive three or more input phases.
  • CSC current source converter
  • the CSC drive 110 in FIG. 1 provides variable frequency, variable amplitude single or multiphase AC output power at output terminals 114 to drive an AC motor load 120 , which has three phase windings in the illustrated example.
  • the output 114 in other embodiments may provide a single phase AC output or may be of any number of phases, and may power a load other than a motor, such as a power grid in a wind energy system, for example.
  • the illustrated motor drive 110 includes both input filter capacitors Ci in the input circuit 112 , as well as output filter capacitors Cm in an output filter circuit 113 .
  • the input filter capacitors Ci are coupled between corresponding input phase lines A, B, and C and an input neutral node (N I ).
  • the output capacitors Cm are individually coupled between a corresponding output phase line U, V, and W and an output neutral node “o” (N O ). Certain embodiments may omit either or both of the input or output filter capacitor sets.
  • the input and output neutral nodes N I , N O may be floating in certain embodiments, or one or both of the neutrals N I , N O may be coupled to the ground of the input power source or to another ground.
  • the neutrals N I , N O are coupled to one another through a sense impedance Rcm without reference to any system ground for measurement of one or both of common mode currents i cm and/or common mode voltages or other sensed operating conditions of the drive 110 from which common mode currents and/or voltages can be computed, estimated or otherwise determined by components of a feedback system 118 .
  • the drive 110 includes a rectifier 110 a receiving the AC input power from the source 111 via an input 112 , as well as an intermediate DC circuit 150 with a DC link choke having upper and lower windings WA and WB coupled between the rectifier 110 a and an output inverter 110 b .
  • the DC link could be a simple DC link inductor or a common mode choke with windings in each of the upper and lower Dc current paths as in the illustrated example.
  • the illustrated drive 110 provides input filtering including inductors Li in each input phase and input filter capacitors Ci coupled between the input lines A, B, C, and the input neutral node g (N I ).
  • the rectifier 110 a is a current source rectifier (CSR) coupled with a current source inverter (CSI) 110 b by the intermediate DC circuit 150 , and one or more isolation components (e.g., transformers, not shown) may optionally be included in the drive 110 .
  • the output 114 provides AC electrical output power to the motor load 120 via lines U, V, and W, and includes filter circuit 113 with the output capacitors Cm coupled between the load 120 and the output neutral node o (N O ).
  • the rectifier 110 a is an active switching-type current source rectifier (CSR) with switching devices S 1 -S 6 coupled between the input 112 and the DC circuit 150 and operates according to a plurality of rectifier switching control signals 142 a provided by a rectifier control component 144 a of a switch control system 140 .
  • the AC input power is switched by the rectifier switches S 1 -S 6 to create an intermediate DC link current Idc in the intermediate circuit 150 .
  • the exemplary inverter 110 b is a current source inverter (CSI) that includes switching devices S 7 -S 12 coupled between the DC circuit 150 and phase lines U, V, and W of the output 114 .
  • CSI current source inverter
  • the inverter switches S 7 -S 12 are operated according to corresponding switching control signals 142 b from an inverter control component 144 b of the switch control system 140 to selectively convert DC power from the DC circuit 150 to provide the AC output power to drive the motor load 120 .
  • the DC link choke or inductor links the switches of the rectifier 110 a and the inverter 110 b , and provides forward and return current paths therebetween.
  • the first winding WA of the link choke is coupled in a forward or positive DC path and has a first end P 1 connected to the upper rectifier switches S 1 -S 3 and a second end P 2 coupled with the upper inverter switches S 7 -S 9 .
  • the second (lower) winding WB is coupled in a negative or return DC path and has a first end N 1 coupled to the lower rectifier switches S 4 -S 6 as well as a second end N 2 coupled to the lower inverter switches S 10 -S 12 .
  • the rectifier and inverter switching devices S 1 -S 12 may be any suitable controllable electrical switch types (e.g., SGCTs, IGCTs, GTOs, thyristors, IGBTs with reverse blocking capability, etc.) that are controlled according to any suitable type or form of switching scheme or schemes, such as phase control, pulse width modulation, etc., in open or closed-loop fashion.
  • suitable controllable electrical switch types e.g., SGCTs, IGCTs, GTOs, thyristors, IGBTs with reverse blocking capability, etc.
  • the switching devices S 7 -S 12 of the inverter 110 b are forced commutated devices including without limitation SGCTs, IGBTs or GTOs, and the switching devices S 1 -S 6 of the rectifier 110 a can be force commutated devices such as those mentioned above as well as line commutated devices such as Thyristors.
  • Thyristor devices could be used for the inverter switching devices S 7 -S 12 in the form of forced commutated devices with extra circuitry added to the device triggering circuit, triggering circuit commutation.
  • the rectifier 110 a and the inverter 110 b operate under control of the switch control system 140 , which may include one or more processors and associated memory as well as I/O circuits including driver circuitry for generating switching control signals 142 to selectively actuate the switching devices S 1 -S 12 although separate switching control systems may be employed, for example, with interconnections and information sharing to facilitate the coordinated operation of the rectifier 110 a and the inverter 110 b .
  • the switch control system 140 may include one or more processors and associated memory as well as I/O circuits including driver circuitry for generating switching control signals 142 to selectively actuate the switching devices S 1 -S 12 although separate switching control systems may be employed, for example, with interconnections and information sharing to facilitate the coordinated operation of the rectifier 110 a and the inverter 110 b .
  • the switch control system 140 in these embodiments includes an inverter control component 144 b providing the inverter switching control signals 142 b to cause the inverter 110 b to selectively convert DC current from the intermediate DC circuit 150 to provide AC electrical power to the AC output 114 according to one or more setpoints 141 , such as desired motor speed, torque, etc.
  • the switch control system 140 and the components 144 thereof can be implemented as any suitable hardware, processor-executed software, processor-executed firmware, programmable logic, or combinations thereof, operative as any suitable controller or regulator by which the motor 120 is controlled according to one or more desired profile(s) or setpoint(s) 141 , whether signals and/or digital values, in open or closed-loop fashion or combinations thereof.
  • a rectifier control component 144 a of the controller 140 provides the rectifier switching control signals 142 a to cause the rectifier 110 a to convert AC electrical input power to provide a regulated DC current Idc to the DC circuit 150 .
  • the rectifier controller 144 a may employ one or more feedback signals or values 118 a , such as a measured DC current value from the rectifier 110 a representing the actual DC link current Idc and/or DC link voltage.
  • the DC link current Idc from the rectifier 110 a provides input current for conversion by the inverter 110 b , where the exemplary inverter control 144 b may provide a desired DC link current signal or value as a regulation setpoint to the rectifier controller 144 a .
  • the rectifier 110 a provides the DC current required by the inverter 110 b , and the rectifier controller 144 a may also implement other control functions such as power factor correction, while the inverter controller 144 b performs the necessary motor control operation of the drive 110 according to one or more setpoint values or signals 141 .
  • the drive 110 also includes a feedback system 118 including one or more sensing elements operative to provide one or more feedback signals and/or values 118 a indicative of electrical conditions at the input 112 , the rectifier 110 a , the intermediate DC circuit 150 , the inverter 110 b , the output filter 113 , and/or at the output 114 .
  • the switch control system 140 may be provided with one or more setpoints or desired values 141 and one or more feedback signals or values 118 a from the feedback system 118 by which one or more closed loop motor drive control goals are achieved in normal motor drive operation.
  • Feedback signals or values for the control functions can be based on signals and/or values 118 a from the feedback system 118 , measured input values (e.g., line voltages, neutral voltages, currents, etc.), and other information, data, etc., which may be in any suitable form such as an electrical signal, digital data, etc., and which may be received from any suitable source, such as one or more sensors, an external network, switches, a user interface associated with the system 100 , or other suitable source(s).
  • measured input values e.g., line voltages, neutral voltages, currents, etc.
  • Other information, data, etc. which may be in any suitable form such as an electrical signal, digital data, etc., and which may be received from any suitable source, such as one or more sensors, an external network, switches, a user interface associated with the system 100 , or other suitable source(s).
  • the feedback circuit 118 provides feedback signal(s) or value(s) to the controller 140 from at least one of the rectifier 110 a , the DC circuit 150 , and the inverter 110 b , and may provide measured motor speed values through appropriate tachometers or other sensors, and/or sensed values from which motor speed, torque, current, and/or voltage, etc. may be determined by the controller 140 .
  • sensorless motor speed feedback values may be generated internally by the controller 140 via suitable motor models based on the feedback signals or values 118 a even for systems having no direct motor speed measurement sensors.
  • the switch control system 140 includes one or more zero vector selection components 144 c , which can be implemented individually as part of either or both of the rectifier controller 144 a and/or the inverter controller 144 b , and which can be integrated.
  • FIGS. 2-9B illustrate exemplary processes by which the switch control system 140 generates pulse width modulated switching control signals 142 b for the inverter 110 b and/or PWM signals 142 a for the rectifier 110 a using space vector modulation with zero vector(s) selected in a manner that can facilitate control of or reduction in common mode currents and/or voltages in the system 110 .
  • the illustrated methods and other methods of the disclosure may be implemented in hardware, processor-executed software, or combinations thereof, in order to provide the common mode reduction pulse width modulation control functionality described herein, and may be employed in any power conversion system including but not limited to the above illustrated drive 110 , wherein the disclosure is not limited to the specific applications and embodiments illustrated and described herein.
  • the switch control system 140 generates the pulse width modulated switching control signals 142 b for the inverter 110 b using space vector modulation according to a set of switching sequences for each sector of a space vector modulation diagram 200 , or the use of SVPWM may be for certain inverter output frequencies, for instance with selective harmonic elimination (SHE) PWM used for high output frequencies and SVPWM used for low frequencies.
  • SHE selective harmonic elimination
  • SHEPWM may be used exclusively, or the rectifier switches may be controlled via SVPWM with intelligent zero vector selection via component 144 c .
  • the exemplary zero vector selection techniques are described below in the context of inverter SVPWM for controlling the inverter switches S 7 -S 12 , but these concepts are applicable to SVPWM control of the rectifier switches S 1 -S 6 .
  • FIG. 2 shows an exemplary space vector modulation diagram 200 for inverter operation with six stationary active space vectors I 1 -I 6 positioned counterclockwise (CCW) around the periphery of the diagram 200 as well as three stationary zero vectors I 7 -I 9 located at the diagram origin, where the active and zero vectors I 1 -I 9 represent unique switching states for the inverter switching network S 7 -S 12 .
  • the SVM diagram 200 also defines six triangular sectors (labeled Sector 1 through Sector 6 in FIG. 2 ) positioned around the origin, each of which is defined by a unique set of two of the active vectors I 1 -I 6 and the zero vectors I 7 -I 9 at the corners of the corresponding triangular segment.
  • the switch control system 140 provides the switching control signals 142 b according to a selected switching sequence corresponding to the diagram sector in which the reference (e.g., command) vector i cmd is currently located, with the sequence and corresponding dwell times determined at least partially according to one or more feedback signals or values 118 a from the feedback system 118 and/or to setpoint information 141 .
  • the inverter switching control signals 142 b are provided by pulse width modulation according to the vectors and dwell times determined for each vector in the sequence based on the reference vector position.
  • the exemplary SVM convention used herein provides for the following set of active vectors and zero vectors in Table 1, in which a “1” indicates the upper inverter switch for a given output phase (U, V, or W) is “ON” (conductive) while the lower switch for that phase is “OFF” (non-conductive); a “ ⁇ 1” indicates that the upper switch is OFF and the lower switch is ON, and a “0” indicates that both switches of the given phase are OFF.
  • the upper switch S 7 of the phase U is ON and the lower switch S 10 is OFF, and the lower switch S 11 of phase V is on while the corresponding upper switch S 8 is OFF, and both switches S 9 and S 12 of phase W are OFF.
  • the phase U upper switch S 7 is ON and the lower switch S 10 is OFF, both phase V switches S 8 and S 11 are OFF, and the phase W upper switch S 9 is OFF and the lower switch S 12 is ON.
  • the indication “U” indicates that both the upper and lower switches S 7 and S 10 for inverter phase U are ON so as to short or bypass that output phase for a CSI inverter 110 b .
  • “V” indicates that both switches S 8 and S 11 are ON and “W” indicates that both switches S 9 and S 12 are ON.
  • the SVPWM at any given sector can use any one of the zero vectors I 7 -I 9 to achieve the same motor control (inverter output control) performance.
  • the inventors have appreciated that intelligent selection among these zero vectors I 7 -I 9 can be used to combat the adverse effects of common mode issues, and this control capability in certain applications can be leveraged to avoid having to over-size the common mode choke of the DC link circuit 150 in the CSC drive example 110 of FIG. 1 . Similar design advantages can be achieved for other converter components in the various applications of these techniques.
  • FIG. 3 illustrates an exemplary operating process 300 for one embodiment of the inverter controller 144 b , which may be applied to rectifier control in certain embodiments.
  • a new inverter PWM period begins at 310 , and the reference vector position (e.g., I cmd in FIG. 2 ) is determined at 320 along with the pair of active vectors (e.g., and i 2 in the example of FIG. 2 ) corresponding to the sector (e.g., “Sector 1 ”) in which the reference vector is currently positioned.
  • the reference vector position e.g., I cmd in FIG. 2
  • the pair of active vectors e.g., and i 2 in the example of FIG. 2
  • the sector e.g., “Sector 1 ”
  • the reference vector angle and magnitude in the space vector diagram 200 also provides for determination at 320 of the corresponding active vector dwell times (e.g., d 1 and d 2 in this example) as well as a zero vector dwell time (e.g., d 0 ).
  • the pulse width modulation is thus determined as d 1 i 1 +d 2 i 2 +d 0 i 7, 8, or 9 where the selected zero vector is chosen for common mode reduction.
  • the switch control system 140 determines the active vector common mode contribution of the SVPWM controlled converter stage (e.g., the inverter 110 b ).
  • the controller 140 determines the common mode current contribution attributable to the presently chosen active vectors i 1 and i 2 as shown in FIG. 2 .
  • the common mode voltage stress added to the DC common mode choke V cm2 by the zero vectors is within the range given by the following equation (2): d 0 ⁇ min( V u ,V v ,V w ) ⁇ V cm2 ⁇ d 0 ⁇ max( V u ,V v ,V w ), (2) where d 0 is the dwell time for the zero vector.
  • the switch control system 140 selects the zero vectors I 7 , I 8 , or I 9 for the inverter space vector modulation at least partially according to the common mode contribution V cm1 of the active vectors i 1 and i 2 .
  • the system 140 selects one of the plurality of zero vectors I 7 , I 8 , I 9 for which the corresponding zero vector common mode contribution V cm2 tends to counteract the active vector common mode contribution V cm1 for the inverter 110 b in the next switching cycle.
  • the system 140 uses the measured, derived, or estimated output phase voltages (e.g., line-to-line or line-to-neutral, etc.) via the feedback system 118 and the above equation (2) to ascertain the zero vector contributions V cm2 at 330 and makes the selection at 340 so as to wholly or partially counteract the active vector common mode contribution V cm1 .
  • the inventors have appreciated that wholly or at least partially canceling out V cm1 by adjusting V cm2 through this zero vector selection technique to reduce overall common mode voltage integral ( ⁇ V cm *dt) in a given cycle can advantageously reduce the common mode current in the system 110 .
  • the SVPWM signals 142 b are then generated at 350 in FIG. 3 using the selected zero vector I 7 , I 8 , or I 9 .
  • FIG. 4 shows another exemplary process 400 method and switch control system operation to reduce common mode voltages or currents through SVM zero vector selection based on active vector common mode polarity.
  • the SVPWM period begins and the reference vector position, active vectors, and dwell times are determined at 420 based at least partially on setpoint value(s) 141 and/or feedback value(s) 118 a .
  • the system 140 determines the active vector common mode contribution (e.g., V cm1 ), and a determination is made at 432 as to whether the active vector contribution V cm1 , is positive or negative.
  • the switch control system 140 selects one of the plurality of zero vectors I 7 , I 8 , I 9 at 440 based on the active vector contribution polarity.
  • the system 140 selects the zero vector for which the polarity of the corresponding zero vector common mode contribution V cm2 is opposite to the polarity of the active vector common mode contribution V cm1 .
  • V cm1 is positive (YES at 432 )
  • the system 140 selects a zero vector I 7 , I 8 , or I 9 at 440 a that generates a negative zero vector common mode contribution V cm2 (e.g., using the measured output voltages and equation (2) above to determine the prospective zero vector contributions V cm2 ).
  • V cm1 is negative (NO at 432 )
  • a zero vector I 7 , I 8 , or I 9 is selected at 440 b that generates a positive zero vector common mode contribution V cm2 .
  • the selected zero vector I 7 , I 8 , or I 9 is then used at 450 to generate the inverter SVPWM signals 142 b.
  • FIG. 5 illustrates yet another process 500 for switch control system operation in which the zero vector is selected according to the polarity of a measured common mode current i cm .
  • the SVPWM period begins at 510 and the reference vector position, active vectors, and dwell times are determined at 520 .
  • a common mode current is measured at 530 via the feedback system 118 (e.g., directly as by measuring the voltage across resistor Rcm in FIG. 1 , or by derivation from other measured system parameter), and the system 140 selects one of the zero vectors I 7 , I 8 ,I 9 for inverter space vector modulation at least partially according to the measured common mode current i cm .
  • the common mode current polarity is determined at 532 and the system 140 selects the zero vector at 540 according to this polarity (e.g., using the measured output voltages and equation (2) above to determine the prospective zero vector contributions V cm2 ).
  • the switch control system 140 selects a zero vector at 540 a for which the determined zero vector contributions V cm2 (e.g., equation (2)) reduces the common mode current i cm , and otherwise (NO at 532 for negative measured i cm ) selects a zero vector at 540 b for which the contribution V cm2 increases the common mode current i cm .
  • the selected zero vector I 7 , I 8 , or I 9 is then used at 550 to generate the inverter SVPWM signals.
  • FIG. 6 Another switch control system operational process 600 is shown in FIG. 6 , in which the inverter zero vector is selected according to combined common mode contributions of inverter SVM active vectors and measured or calculated rectifier common mode.
  • a new PWM period for the inverter 110 b begins at 610 and the system 140 determines the inverter reference vector position, active vectors, and dwell times at 620 .
  • the active vector common mode contribution (e.g., V cmi ) is determined at 630 (e.g., using equation (1) above), and the common mode contribution V cm _ rectifier of the rectifier 110 a is measured or calculated at 632 .
  • any suitable technique can be used to determine V cm _ rectifier at 632 , for example using equations similar to equations (1) and (2) above if the rectifier is controlled by SVPWM based on measured input voltages and rectifier reference vectors and dwell times.
  • the switch control system 140 selects the inverter zero vectors I 7 , I 8 , or I 9 based at least in part on the inverter active vector common mode contribution (e.g., V cm1 ) and on the rectifier common mode contribution V cm _ rectifier .
  • the system 140 determines a combined common mode contribution V cm1 +V cm _ rectifier and determines the polarity of this combined contribution at 634 .
  • the system 140 selects an inverter zero vector I 7 , I 8 , or I 9 for which the polarity of the corresponding zero vector common mode contribution V cm2 is opposite to the polarity of the combined common mode contribution V cm1 +V cm _ rectifier . For example, if V cmi +V cm _ rectifier is positive (YES at 634 ), the system 140 selects a inverter zero vector I 7 , I 8 , or I 9 at 640 a for which V cm2 is negative, and otherwise (NO at 634 for negative V cmi +V cm _ rectifier ) a zero vector I 7 , I 8 , or I 9 is selected at 640 b for which V cm2 is positive. The selected zero vector I 7 , I 8 , or I 9 is then used at 650 to generate the SVPWM signals 142 b.
  • a process 700 is illustrated in which zero vectors are selected for SVPWM operation of both the rectifier 110 a and the inverter 110 b to counteract active vector common mode contributions of both converters. This is useful for situations in which both the rectifier 110 a and inverter 110 b are space vector modulated by the switch control system 140 .
  • the switch control system 140 determines an active vector common mode contribution V cm1 _ inverter of the inverter 110 b , and determines an active vector common mode contribution V cm1 _ rectifier of the rectifier 110 a at 720 (e.g., using equation (1) above).
  • the system 140 selects zero vectors (e.g., I 7 , I 8 , or I 9 for the inverter 110 b and a zero vector for the rectifier 110 a ) so as to at least partially counteract the active vector common mode contributions V cm1 _ inverter , V cm1 _ rectifier of the inverter 110 b and the rectifier 110 a .
  • This selection can be by any suitable approach, such as summing the active vector contributions (V cm1 _ inverter +V cm1 _ rectifier ) and selecting the zero vectors for the inverter 110 b and rectifier 110 a to attempt to offset the combined active vector common mode contribution, which may be done passed on polarities of the contributions as described above.
  • the selected zero vector I 7 , I 8 , or I 9 is then used at 750 to generate the inverter SVPWM signals 142 b.
  • FIG. 8 another exemplary process 800 is shown in FIG. 8 for operating the switch control system 140 with inverter zero vector selection based on whether the inverter is motoring or regenerating, and the SVM diagrams 900 a and 900 b in FIGS. 9A and 9B , respectively, illustrate sector-based zero vector selection according to these motoring or regenerating inverter modes.
  • This approach is computationally advantageous since no complex common mode contribution calculations need to be made, and instead the zero vector selection is done based on the attributes of the current reference vector sector in the space vector diagram 900 . While this method can reduce the common mode current, it may not minimize it.
  • This technique can be employed in any form of converter (e.g., CSC or VSC drive 110 ) for SVPWM control of an active inverter 110 b , even where a passive rectifier 110 a is used.
  • the inverter PWM control period begins and the inverter reference vector position, active vectors, and dwell times are determined at 820 .
  • the system 140 determines at 830 whether the inverter 110 b is currently providing power to the output load 120 (motoring mode) or is instead providing power from the load (e.g., a power grid) to the DC intermediate circuit 150 (regenerating mode).
  • the system 140 selects the inverter zero vectors I 7 , I 8 , or I 9 at least partially according to whether the inverter 110 b is motoring or regenerating.
  • the switch control system 140 selects the zero vectors I 7 , I 8 , or I 9 at 840 a to short an inverter phase not used in only one of the current active vectors determined at 820 . This is shown in the SVM diagram 900 a of FIG. 9A , where the reference vector sector location determines the zero vector selection for motoring operation.
  • the system 140 selects zero vector i 8 or vector i 9 at 840 a since zero vector i 8 shorts phase V (both switches S 8 and S 11 are ON) and phase V was activated by the active vector but not by i 2 .
  • zero vector i 9 can be selected at 840 a since this zero vector shorts phase W, which phase was activated by the active vector i 2 but not by i 1 . Similar selections are shown in the diagram 900 a of FIG. 9A for motoring operation, which are summarized in the following Table 2:
  • the system 140 selects the zero vector I 7 , I 8 , or I 9 at 840 b for inverter SVPWM to short the inverter phase that is used in both of the current active vectors. For example, if the reference vector i cmd is in Sector 1 , zero vector i 7 is selected at 840 b since this zero vector shorts phase U, and both the active vectors i 1 and i 2 use phase U. In this manner, the inverter leg is shorted which is connected to a Dc node in both of the active vectors during the active switching state.
  • Table 3 The zero vector selection for regenerating mode is summarized in the following Table 3:
  • the selected zero vector I 7 , I 8 , or I 9 is then used at 850 to generate the inverter SVPWM signals 142 b .
  • This technique can also be used in SVPWM control of an active rectifier 110 a , and can be used alone or in combination with one or more of the above described common mode reduction zero vector selection techniques.
  • FIG. 10 shows an exemplary VSC type variable frequency motor drive power conversion system 110 with at least one common mode reduction zero vector selection component 144 c in which one or more of the above zero vector selection techniques can be employed to combat common mode voltages and currents.
  • the converter 110 in this example is used to drive a motor load 120 .
  • FIG. 10 illustrates a voltage source converter 110 with an active rectifier 110 a
  • FIG. 10 illustrates a voltage source converter 110 with an active rectifier 110 a
  • the system 100 of FIG. 10 includes an input 104 coupled with a three-phase AC voltage source 111 providing input power to the drive 110 , and the drive 110 converts the input power to provide motor voltages to drive a motor load 120 having phase windings with associated inductances Lm coupled to a converter output 114 .
  • the drive 110 may include an input filter 112 connected to the AC power source 111 and an output filter 113 including line inductances L.
  • the drive 110 in FIG. 10 provides variable frequency, variable amplitude single or multiphase AC output power at output terminals 114 to drive an AC motor load 120 , which has three phase windings in the illustrated example.
  • the output 114 in other embodiments may be of any number of phases, and may power a load other than a motor, such as a power grid in a wind energy system, for example.
  • the motor drive 110 may include input filter capacitors in the input circuit 112 , as well as output filter capacitors in an output filter circuit 113 .
  • the drive 110 includes a rectifier 110 a receiving the AC input power from the source 111 via an input 112 , as well as an intermediate DC circuit 150 with a capacitance C (single or multiple capacitors) connected between the upper and lower DC branches.
  • the rectifier 110 a is coupled with the inverter 110 b by the intermediate DC circuit 150 , and one or more isolation components (e.g., transformers, not shown) may optionally be included in the drive 110 .
  • a switch control system 140 is provided, as described above in connection with FIG.
  • rectifier controller 144 a and an inverter controller 144 b may include common mode reduction zero vector selection components 144 c operative to implement the above described zero vector selection techniques for SVPWM operation of the respective converter stages 110 a , 110 b.
  • FIG. 11 illustrates an exemplary matrix power converter 1100 with a switching matrix 1102 operated by a switch control system 140 with a common mode reduction zero vector selection component 144 c in accordance with further aspects of the disclosure.
  • the system 1100 includes a multi-phase AC input 104 with a plurality of AC input terminals for receiving multi-phase AC electrical input power from a source 111 , and may include an input filter circuit 112 (capacitors in this example) coupled with the input lines A, B, and C and providing an input neutral coupled to an output neutral via a common mode resistance Rcm.
  • an input filter circuit 112 capacitor in this example
  • the system 1100 also has a multi-phase AC output 114 with a plurality of AC output terminals for providing multi-phase AC electrical output power, for instance, to a load 120 (e.g., motor, grind, etc.).
  • the switching network 1102 includes a plurality of switching devices forming a plurality of leg circuits 1102 1 , 1102 2 , and 1102 3 in the illustrated three-phase example).
  • the matrix switching devices are operated according to a corresponding switching control signal from the controller 140 , with each leg circuit 1102 1 , 1102 2 , 1102 3 being connected to a corresponding AC input terminal A, B, C and to a corresponding AC output terminal U, V, W, where each leg circuit 1102 1 , 1102 2 , and 1102 3 includes at least one switching device coupled between the corresponding AC input terminal and the corresponding AC output terminal.
  • the switch control system 140 provides SVPWM switching control signals 142 to cause the switching network 1102 to selectively convert the AC electrical input power from the multi-phase AC input 104 to provide the multi-phase AC electrical output power to the multi-phase AC output 114 based on one or more setpoint signals or values 141 .
  • the switch control system 140 selects one of a plurality of zero vectors (e.g., equivalent to I 7 , I 8 , I 9 for the matrix configuration) for space vector modulation of the switching network 1102 at least partially according to a measured or estimated common mode current or voltage (e.g., i cm ).
  • the system 140 select the zero vector for which a corresponding zero vector common mode contribution tends to counteract a common mode contribution of active vectors used in space vector modulation of the switching network 1102 .
  • a non-transitory computer readable medium such as a computer memory, a memory within a power converter control system (e.g., switch control system 140 above), a CD-ROM, floppy disk, flash drive, database, server, computer, etc. which has computer executable instructions for performing the processes described above.

Abstract

Power conversion systems are presented with common mode reduction by space vector pulse width modulation zero vector selection to counteract common mode contribution of active vectors.

Description

BACKGROUND
Motor drives and other power conversion systems operate to convert electrical power from one form to another and may be employed in a variety of applications such as powering an electric motor using power converted from a single or multiphase AC input source. Such power converters are typically constructed using a passive or active rectifier to convert input AC power to an intermediate DC, followed by an active inverter stage that converts the intermediate DC to AC output power to drive a motor, power grid, or other load. Matrix converters provide AC-AC conversion, typically without internal DC storage elements. The matrix converter or rectifier/inverter stages generally include switches actuated through various forms of pulse width modulation (PWM), where the PWM switching states used in the rectifier and inverter may be constructed according to selective harmonic elimination (SHE or SHEPWM) or space vector modulation (SVM or SVPWM) or other PWM techniques.
Current source converter (CSC) type drives use the rectifier to provide a controlled DC current in an intermediate DC link circuit, which is then converted by the inverter into drive currents provided to the load, where the link circuit includes one or more inductances, such as a link choke. Voltage source converters (VSCs) regulate the DC voltage across a capacitance in the intermediate circuit and a voltage source inverter (VSI) generates output waveforms by converting the intermediate DC bus voltage. In a common medium voltage drive configuration, switches of an active rectifier are pulse width modulated according to an SHE scheme, and the inverter stage is controlled by SHEPWM when the output frequency is high, and SVPWM may be used for low inverter output frequencies.
It is often important to control the amount of common mode voltages and currents seen by conversion system components and by the load in motor drives and other power converters. For instance, motors are susceptible to damage or performance degradation caused by appearance of excessive common mode voltages on the motor leads. In voltage source converters, the common mode voltage at the load output is related to the regulated DC link voltage, and thus common mode voltage control techniques have been advanced which carefully select VSI inverter switching patterns to reduce output common mode voltages.
U.S. Pat. No. 7,164,254 to Kerkman et al., issued Jan. 16, 2007 and assigned to the assignee of the present application discloses common mode voltage reduction techniques in which the switching sequence is modified to avoid using the zero vectors in order to reduce common mode voltages in the motor. The entirety of this patent is hereby incorporated by reference as if fully set forth herein.
U.S. Pat. No. 7,106,025 to Yin et al., issued Sep. 12, 2006 and assigned to the assignee of the present application discloses techniques for canceling dead time effects in the algorithm to reduce common mode voltages produced by a three-phase power conversion device in a rectifier/inverter variable frequency drive (VFD), the entirety of which is hereby incorporated by reference as if fully set forth herein.
U.S. Pat. No. 6,819,070 to Kerkman et al., issued Nov. 16, 2004 and assigned to the assignee of the present application discloses inverter switching control techniques to control reflected voltages in AC motor drives, the entirety of which is hereby incorporated by reference as if fully set forth herein.
U.S. Pat. No. 7,034,501 to Thunes et al., issued Apr. 25, 2007 and assigned to the assignee of the present application discloses gate pulse time interval adjustment techniques for mitigating reflected waves in AC motor drives, the entirety of which is hereby incorporated by reference as if fully set forth herein.
Current source converters, however, do not have a DC link with fixed voltage, and common mode control techniques for voltage source converters are generally not effective for addressing common mode voltages in current source converters. Instead, conventional current source converter common mode voltage control is typically accomplished by addition of isolation transformers and/or common mode output filter circuits including common mode capacitors connected to the output motor leads.
With respect to pulse width modulation techniques, SVPWM is generally simpler and easier to control on the inverter side than SHEPWM. However, space vector modulation typically generates more common mode voltage on the link choke than does SHEPWM. As a result, the link choke is typically designed for high saturation levels, for instance, where the choke can be 20 to 30% larger where the inverter uses SVPWM than if SHE is used. This increases the cost, size, and weight of the link choke. Accordingly, there is a continuing need to control or reduce common mode currents and voltages in power conversion systems to allow link chokes and other system components to be better optimized.
SUMMARY
Various aspects of the present disclosure are now summarized to facilitate a basic understanding of the disclosure, wherein this summary is not an extensive overview of the disclosure, and is intended neither to identify certain elements of the disclosure, nor to delineate the scope thereof. Rather, the primary purpose of this summary is to present some concepts of the disclosure in a simplified form prior to the more detailed description that is presented hereinafter. The present disclosure provides methods and apparatus for common mode reduction techniques based on SVPWM zero vector selection to reduce the saturation level of the SVPWM for power converters while facilitating reduction in the cost of common mode chokes or without over-sizing the choke by using SVPWM. These techniques can be employed in CSC and/or VSC type converters, and may be used in motor drives or other forms of power converters. In certain embodiments, zero vector selection is used to try to counteract computed or estimated active vector common mode contributions. In other cases, zero vectors are selected to counteract measured common mode voltages or currents. Moreover, the zero vector selection may be done to counteract the combined common mode contributions of multiple converter stages (e.g., rectifier and inverter), and the techniques can also be used in matrix converters. Moreover, common mode reduction techniques are presented in which zero vector selection is done without extensive common mode computations by using the status of the inverter as being either motoring or regenerating to select the SVM zero vectors.
In accordance with one or more aspects of the disclosure, a power conversion system is disclosed with rectifier and inverter stages coupled by an intermediate DC circuit and operated by a switch control system, which can be a CSC or VSC type system in various embodiments. One of the rectifier and inverter is operated by SVPWM with the switch control system selecting one of a plurality of zero vectors for space vector modulation based at least partially on a common mode contribution of active vectors used in space vector modulation of the corresponding converter stage.
In certain embodiments, the zero vector is selected so that a zero vector common mode contribution tends to counteract the common mode contribution of the active vectors used in space vector modulation of the corresponding converter stage. In certain embodiments, moreover, an active vector common mode contribution is determined based at least partially on AC voltages, active vectors and dwell times corresponding to a current SVM reference vector, and a zero vector is selected for which a polarity of the corresponding zero vector common mode contribution is opposite to the polarity of the active vector common mode contribution.
In certain embodiments, the zero vector for space vector modulation of the first converter is selected at least partially according to a common mode contribution of the second converter. In certain embodiments, the switch control system for the first converter determines an active vector common mode contribution of the first converter, determines a common mode contribution of the second converter, and determines the combined common mode contribution of these. The switch control system then selects the zero vector for space vector modulation of the first converter for which the polarity of the corresponding zero vector common mode contribution is opposite to the polarity of the combined common mode contribution. In some embodiments, moreover, both the rectifier and inverter are operated by SVPWM. The switch control system determines active vector common mode contributions of the inverter and of the rectifier, and selects zero vectors for the rectifier and for the inverter to at least partially counteract the active vector common mode contributions of the converters.
In accordance with further aspects of the disclosure, a CSC or VSC power conversion system is provided, which includes rectifier and inverter stages and an intermediate DC circuit. A switch control system operates one of the converters by SVPWM with a zero vector selected based at least partially on a measured common mode current. In certain embodiments, the zero vector is selected for which a corresponding zero vector common mode contribution tends to counteract the measured common mode current. In certain embodiments, both the rectifier and inverter are operated by SVPWM, and the switch control system selects zero vectors for the rectifier and inverter to at east partially counteract the measured common mode current.
In accordance with other aspects of the disclosure, a power conversion system is provided, having a rectifier and an inverter coupled with an intermediate DC circuit, and which can be a current source converter in certain embodiments. A switch control system provides space vector modulated control signals to operate the inverter, and selects the SVM zero vector based at least partially on whether the inverter is motoring or regenerating. In certain embodiments, the zero vector is selected which shorts or bypasses an inverter phase not used in only one of the current SVM active vectors for motoring operation, and if the inverter is regenerating, the zero vector is selected which shorts an inverter phase used in both active vectors.
An AC-AC matrix converter is provided in accordance with further aspects of the disclosure, which includes a multiphase AC input and a multiphase AC output, and a switching network coupled therebetween. The converter includes a switch control system that operates the switching network using SVPWM and selects a SVM zero vector based at least partially on a measured or estimated common mode current or voltage. In certain embodiments, the switch control system selects a SVM zero vector for which a corresponding zero vector common mode contribution tends to counteract a common mode contribution of active vectors used operating the switching network.
BRIEF DESCRIPTION OF THE DRAWINGS
The following description and drawings set forth certain illustrative implementations of the disclosure in detail, which are indicative of several exemplary ways in which the various principles of the disclosure may be carried out. The illustrated examples, however, are not exhaustive of the many possible embodiments of the disclosure. Other objects, advantages and novel features of the disclosure will be set forth in the following detailed description when considered in conjunction with the drawings, in which:
FIG. 1 is a schematic diagram illustrating an exemplary variable frequency motor drive power conversion system with at least one common mode reduction zero vector selection component according to one or more aspects of the present disclosure;
FIG. 2 is a schematic diagram illustrating an exemplary space vector modulation (SVM) diagram of current source converters including six sectors and a rotating reference vector with peripheral corners defining active switching vectors and a center defining a plurality of zero vectors used in the various common mode reduction pulse width modulation schemes of the present disclosure;
FIG. 3 is a flow diagram illustrating a method and exemplary operation of the switch control system of FIG. 1 in reducing common mode voltages or currents through SVM zero vector selection;
FIG. 4 is a flow diagram illustrating another exemplary method and switch control system operation to reduce common mode voltages or currents through SVM zero vector selection based on active vector common mode polarity;
FIG. 5 is a flow diagram illustrating another exemplary method and switch control system operation to reduce common mode by SVM zero vector selection according to the polarity of a measured common mode current;
FIG. 6 is a flow diagram illustrating yet another exemplary method and switch control system operation with inverter zero vectors selected according to combined common mode contributions of inverter SVM active vectors and measured or calculated rectifier common mode;
FIG. 7 is a flow diagram illustrating yet another exemplary method and switch control system operation with zero vectors being selected for SVPWM operation of both the rectifier and inverter to counteract active vector common mode contributions of both converters;
FIG. 8 is a flow diagram illustrating another exemplary method and switch control system operation with inverter zero vector selection based on whether the inverter is motoring or regenerating;
FIGS. 9A and 9B are schematic diagrams illustrating exemplary SVM diagrams showing sector-based zero vector selection based on motoring or regenerating inverter modes, respectively;
FIG. 10 is a schematic diagram illustrating an exemplary VSC type variable frequency motor drive power conversion system with at least one common mode reduction zero vector selection component; and
FIG. 11 is a schematic diagram illustrating an exemplary matrix power converter with a common mode reduction zero vector selection component in accordance with certain aspects of the disclosure.
DETAILED DESCRIPTION
Referring now to the figures, several embodiments or implementations are hereinafter described in conjunction with the drawings, wherein like reference numerals are used to refer to like elements throughout, and wherein the various features are not necessarily drawn to scale. The disclosed examples provide common mode voltage and/or current control or reduction techniques and apparatus illustrated in the context of motor drive type power conversion systems, but other embodiments are possible in which these techniques can be employed in any form of electrical power converter. Intelligent space vector modulation PWM switching control is used in these embodiments to advantageously control operation of one or more power converter stages of a conversion system while addressing common mode issues by selection of zero vectors for use in space vector modulation control of converter switching devices. These techniques can be used in association with either or both of current source converter (CSC) and/or voltage source converter (VSC) type systems, as well as with matrix converter architectures, for any common mode reduction or control goals, for instance, to facilitate reduction in the size, weight, and cost of common mode chokes and other components such as filter inductors, etc. of the system. Some examples of these techniques include selecting SVM zero vectors so as to counteract computed or estimated active vector common mode contributions and/or to counteract measured common mode voltages or currents. Separately or in combination, the zero vector selection may be done to counteract the combined common mode contributions of multiple converter stages (e.g., rectifier and inverter), and other embodiments are disclosed in which the zero vector is selected according to the inverter motoring or regenerating status without requiring computation of common mode current or voltage estimates.
FIG. 1 illustrates an exemplary system 100 in which a number of these common mode reduction zero vector selection techniques can be employed. The system includes a current source converter (CSC) type motor drive 110 (power conversion system) driving a motor load 120. The system 100 includes an exemplary three-phase AC voltage source 111 providing input power to the drive 110, and the drive 110 converts the input power to drive a motor load 120 coupled to a converter output 114. The drive 110 is a current source converter (CSC) type, with an input 112 connected to the AC power source 111. While these examples are illustrated as having a three phase input 112, other embodiments may provide a single phase AC input or may include a multiphase input adapted to receive three or more input phases.
The CSC drive 110 in FIG. 1 provides variable frequency, variable amplitude single or multiphase AC output power at output terminals 114 to drive an AC motor load 120, which has three phase windings in the illustrated example. The output 114 in other embodiments may provide a single phase AC output or may be of any number of phases, and may power a load other than a motor, such as a power grid in a wind energy system, for example. The illustrated motor drive 110 includes both input filter capacitors Ci in the input circuit 112, as well as output filter capacitors Cm in an output filter circuit 113. The input filter capacitors Ci are coupled between corresponding input phase lines A, B, and C and an input neutral node (NI). The output capacitors Cm are individually coupled between a corresponding output phase line U, V, and W and an output neutral node “o” (NO). Certain embodiments may omit either or both of the input or output filter capacitor sets. The input and output neutral nodes NI, NO may be floating in certain embodiments, or one or both of the neutrals NI, NO may be coupled to the ground of the input power source or to another ground. In the illustrated embodiment, the neutrals NI, NO are coupled to one another through a sense impedance Rcm without reference to any system ground for measurement of one or both of common mode currents icm and/or common mode voltages or other sensed operating conditions of the drive 110 from which common mode currents and/or voltages can be computed, estimated or otherwise determined by components of a feedback system 118.
The drive 110 includes a rectifier 110 a receiving the AC input power from the source 111 via an input 112, as well as an intermediate DC circuit 150 with a DC link choke having upper and lower windings WA and WB coupled between the rectifier 110 a and an output inverter 110 b. In certain embodiments, the DC link could be a simple DC link inductor or a common mode choke with windings in each of the upper and lower Dc current paths as in the illustrated example. The illustrated drive 110 provides input filtering including inductors Li in each input phase and input filter capacitors Ci coupled between the input lines A, B, C, and the input neutral node g (NI). The rectifier 110 a is a current source rectifier (CSR) coupled with a current source inverter (CSI) 110 b by the intermediate DC circuit 150, and one or more isolation components (e.g., transformers, not shown) may optionally be included in the drive 110. The output 114 provides AC electrical output power to the motor load 120 via lines U, V, and W, and includes filter circuit 113 with the output capacitors Cm coupled between the load 120 and the output neutral node o (NO).
The rectifier 110 a is an active switching-type current source rectifier (CSR) with switching devices S1-S6 coupled between the input 112 and the DC circuit 150 and operates according to a plurality of rectifier switching control signals 142 a provided by a rectifier control component 144 a of a switch control system 140. In operation, the AC input power is switched by the rectifier switches S1-S6 to create an intermediate DC link current Idc in the intermediate circuit 150. The exemplary inverter 110 b is a current source inverter (CSI) that includes switching devices S7-S12 coupled between the DC circuit 150 and phase lines U, V, and W of the output 114. The inverter switches S7-S12 are operated according to corresponding switching control signals 142 b from an inverter control component 144 b of the switch control system 140 to selectively convert DC power from the DC circuit 150 to provide the AC output power to drive the motor load 120.
In the intermediate DC (link) circuit 150, the DC link choke or inductor links the switches of the rectifier 110 a and the inverter 110 b, and provides forward and return current paths therebetween. The first winding WA of the link choke is coupled in a forward or positive DC path and has a first end P1 connected to the upper rectifier switches S1-S3 and a second end P2 coupled with the upper inverter switches S7-S9. The second (lower) winding WB is coupled in a negative or return DC path and has a first end N1 coupled to the lower rectifier switches S4-S6 as well as a second end N2 coupled to the lower inverter switches S10-S12.
The rectifier and inverter switching devices S1-S12 may be any suitable controllable electrical switch types (e.g., SGCTs, IGCTs, GTOs, thyristors, IGBTs with reverse blocking capability, etc.) that are controlled according to any suitable type or form of switching scheme or schemes, such as phase control, pulse width modulation, etc., in open or closed-loop fashion. In certain embodiments, the switching devices S7-S12 of the inverter 110 b are forced commutated devices including without limitation SGCTs, IGBTs or GTOs, and the switching devices S1-S6 of the rectifier 110 a can be force commutated devices such as those mentioned above as well as line commutated devices such as Thyristors. In this regard, Thyristor devices could be used for the inverter switching devices S7-S12 in the form of forced commutated devices with extra circuitry added to the device triggering circuit, triggering circuit commutation.
The rectifier 110 a and the inverter 110 b operate under control of the switch control system 140, which may include one or more processors and associated memory as well as I/O circuits including driver circuitry for generating switching control signals 142 to selectively actuate the switching devices S1-S12 although separate switching control systems may be employed, for example, with interconnections and information sharing to facilitate the coordinated operation of the rectifier 110 a and the inverter 110 b. The switch control system 140 in these embodiments includes an inverter control component 144 b providing the inverter switching control signals 142 b to cause the inverter 110 b to selectively convert DC current from the intermediate DC circuit 150 to provide AC electrical power to the AC output 114 according to one or more setpoints 141, such as desired motor speed, torque, etc. The switch control system 140 and the components 144 thereof can be implemented as any suitable hardware, processor-executed software, processor-executed firmware, programmable logic, or combinations thereof, operative as any suitable controller or regulator by which the motor 120 is controlled according to one or more desired profile(s) or setpoint(s) 141, whether signals and/or digital values, in open or closed-loop fashion or combinations thereof.
In operation, moreover, a rectifier control component 144 a of the controller 140 provides the rectifier switching control signals 142 a to cause the rectifier 110 a to convert AC electrical input power to provide a regulated DC current Idc to the DC circuit 150. In doing so, the rectifier controller 144 a may employ one or more feedback signals or values 118 a, such as a measured DC current value from the rectifier 110 a representing the actual DC link current Idc and/or DC link voltage. The DC link current Idc from the rectifier 110 a provides input current for conversion by the inverter 110 b, where the exemplary inverter control 144 b may provide a desired DC link current signal or value as a regulation setpoint to the rectifier controller 144 a. In this manner, the rectifier 110 a provides the DC current required by the inverter 110 b, and the rectifier controller 144 a may also implement other control functions such as power factor correction, while the inverter controller 144 b performs the necessary motor control operation of the drive 110 according to one or more setpoint values or signals 141.
The drive 110 also includes a feedback system 118 including one or more sensing elements operative to provide one or more feedback signals and/or values 118 a indicative of electrical conditions at the input 112, the rectifier 110 a, the intermediate DC circuit 150, the inverter 110 b, the output filter 113, and/or at the output 114. The switch control system 140 may be provided with one or more setpoints or desired values 141 and one or more feedback signals or values 118 a from the feedback system 118 by which one or more closed loop motor drive control goals are achieved in normal motor drive operation. Feedback signals or values for the control functions can be based on signals and/or values 118 a from the feedback system 118, measured input values (e.g., line voltages, neutral voltages, currents, etc.), and other information, data, etc., which may be in any suitable form such as an electrical signal, digital data, etc., and which may be received from any suitable source, such as one or more sensors, an external network, switches, a user interface associated with the system 100, or other suitable source(s). The feedback circuit 118 provides feedback signal(s) or value(s) to the controller 140 from at least one of the rectifier 110 a, the DC circuit 150, and the inverter 110 b, and may provide measured motor speed values through appropriate tachometers or other sensors, and/or sensed values from which motor speed, torque, current, and/or voltage, etc. may be determined by the controller 140. In this regard, sensorless motor speed feedback values may be generated internally by the controller 140 via suitable motor models based on the feedback signals or values 118 a even for systems having no direct motor speed measurement sensors.
Referring also to FIGS. 2-9B, in order to combat common mode issues, the switch control system 140 includes one or more zero vector selection components 144 c, which can be implemented individually as part of either or both of the rectifier controller 144 a and/or the inverter controller 144 b, and which can be integrated. FIGS. 2-9B illustrate exemplary processes by which the switch control system 140 generates pulse width modulated switching control signals 142 b for the inverter 110 b and/or PWM signals 142 a for the rectifier 110 a using space vector modulation with zero vector(s) selected in a manner that can facilitate control of or reduction in common mode currents and/or voltages in the system 110. Although the methods of FIGS. 2-9B are illustrated and described below in the form of a series of acts or events, it will be appreciated that the various methods or processes of the present disclosure are not limited by the illustrated ordering of such acts or events. In this regard, except as specifically provided hereinafter, some acts or events may occur in different order and/or concurrently with other acts or events apart from those illustrated and described herein in accordance with the disclosure. It is further noted that not all illustrated steps may be required to implement a process or method in accordance with the present disclosure, and one or more such acts may be combined. The illustrated methods and other methods of the disclosure may be implemented in hardware, processor-executed software, or combinations thereof, in order to provide the common mode reduction pulse width modulation control functionality described herein, and may be employed in any power conversion system including but not limited to the above illustrated drive 110, wherein the disclosure is not limited to the specific applications and embodiments illustrated and described herein.
Referring also to FIG. 2, the switch control system 140 generates the pulse width modulated switching control signals 142 b for the inverter 110 b using space vector modulation according to a set of switching sequences for each sector of a space vector modulation diagram 200, or the use of SVPWM may be for certain inverter output frequencies, for instance with selective harmonic elimination (SHE) PWM used for high output frequencies and SVPWM used for low frequencies. Where the converter 110 includes an active rectifier 110 a, SHEPWM may be used exclusively, or the rectifier switches may be controlled via SVPWM with intelligent zero vector selection via component 144 c. The exemplary zero vector selection techniques are described below in the context of inverter SVPWM for controlling the inverter switches S7-S12, but these concepts are applicable to SVPWM control of the rectifier switches S1-S6.
FIG. 2 shows an exemplary space vector modulation diagram 200 for inverter operation with six stationary active space vectors I1-I6 positioned counterclockwise (CCW) around the periphery of the diagram 200 as well as three stationary zero vectors I7-I9 located at the diagram origin, where the active and zero vectors I1-I9 represent unique switching states for the inverter switching network S7-S12. The SVM diagram 200 also defines six triangular sectors (labeled Sector 1 through Sector 6 in FIG. 2) positioned around the origin, each of which is defined by a unique set of two of the active vectors I1-I6 and the zero vectors I7-I9 at the corners of the corresponding triangular segment. To operate the inverter 110 b, the switch control system 140 provides the switching control signals 142 b according to a selected switching sequence corresponding to the diagram sector in which the reference (e.g., command) vector icmd is currently located, with the sequence and corresponding dwell times determined at least partially according to one or more feedback signals or values 118 a from the feedback system 118 and/or to setpoint information 141. The inverter switching control signals 142 b are provided by pulse width modulation according to the vectors and dwell times determined for each vector in the sequence based on the reference vector position.
As seen in FIG. 2, the exemplary SVM convention used herein provides for the following set of active vectors and zero vectors in Table 1, in which a “1” indicates the upper inverter switch for a given output phase (U, V, or W) is “ON” (conductive) while the lower switch for that phase is “OFF” (non-conductive); a “−1” indicates that the upper switch is OFF and the lower switch is ON, and a “0” indicates that both switches of the given phase are OFF.
TABLE 1
i1 (1, −1, 0) S7, S11 ON
i2 (1, 0, −1) S7, S12 ON
i3 (0, 1, −1) S8, S12 ON
i4 (−1, 1, 0) S10, S8 ON
i5 (−1, 0, 1) S10, S12 ON
i6 (0, −1, 1) S11, S9 ON
i7 (U, 0, 0) S7, S10 ON
i8 (0, V, 0) S8, S11 ON
i9 (0, 0, W) S9, S12 ON
Thus, for the active vector i1, the upper switch S7 of the phase U is ON and the lower switch S10 is OFF, and the lower switch S11 of phase V is on while the corresponding upper switch S8 is OFF, and both switches S9 and S12 of phase W are OFF. For the exemplary active vector i2, the phase U upper switch S7 is ON and the lower switch S10 is OFF, both phase V switches S8 and S11 are OFF, and the phase W upper switch S9 is OFF and the lower switch S12 is ON. With respect to the zero vectors I7-I9 at the SVM diagram origin, the indication “U” indicates that both the upper and lower switches S7 and S10 for inverter phase U are ON so as to short or bypass that output phase for a CSI inverter 110 b. Likewise, “V” indicates that both switches S8 and S11 are ON and “W” indicates that both switches S9 and S12 are ON.
To implement the reference vector command Icmd, the SVPWM at any given sector can use any one of the zero vectors I7-I9 to achieve the same motor control (inverter output control) performance. The inventors have appreciated that intelligent selection among these zero vectors I7-I9 can be used to combat the adverse effects of common mode issues, and this control capability in certain applications can be leveraged to avoid having to over-size the common mode choke of the DC link circuit 150 in the CSC drive example 110 of FIG. 1. Similar design advantages can be achieved for other converter components in the various applications of these techniques.
FIG. 3 illustrates an exemplary operating process 300 for one embodiment of the inverter controller 144 b, which may be applied to rectifier control in certain embodiments. A new inverter PWM period begins at 310, and the reference vector position (e.g., Icmd in FIG. 2) is determined at 320 along with the pair of active vectors (e.g., and i2 in the example of FIG. 2) corresponding to the sector (e.g., “Sector 1”) in which the reference vector is currently positioned. The reference vector angle and magnitude in the space vector diagram 200 also provides for determination at 320 of the corresponding active vector dwell times (e.g., d1 and d2 in this example) as well as a zero vector dwell time (e.g., d0). The pulse width modulation is thus determined as d1 i1+d2i2+d0i7, 8, or 9 where the selected zero vector is chosen for common mode reduction. At 330, the switch control system 140 determines the active vector common mode contribution of the SVPWM controlled converter stage (e.g., the inverter 110 b).
Any suitable technique can be employed for the determination at 330, for instance, using measured, sensed, derived, or estimated system operating parameters. In one example, to combat common mode currents icm, the controller 140 determines the common mode current contribution attributable to the presently chosen active vectors i1 and i2 as shown in FIG. 2. This can be done by computing the common mode voltage Vcm1 added to the DC common mode choke by these two differential (active mode vectors for one PWM switching cycle according to the following equation (1):
{right arrow over (V)} cm1 =d 1(V u +V v)/2+d 2(V u +V w)/2,  (1)
where d1 and d2 are the active vector dwell times for the current reference vector associated with the first and second active vectors i1 and i2, and where Vu, Vv, and Vw are the corresponding phase voltages measured via the feedback system 118. The common mode voltage stress added to the DC common mode choke Vcm2 by the zero vectors is within the range given by the following equation (2):
d 0·min(V u ,V v ,V w)<V cm2 <d 0·max(V u ,V v ,V w),  (2)
where d0 is the dwell time for the zero vector. The total common mode voltage Vcmi added to the choke for inverter is thus given as the sum in the following equation (3):
V cmi =V cm1 +V cm2.  (3)
The common mode current of the DC link choke in the intermediate circuit 150 can be computed as Vcm=Lcm*dicm/dt, and thus icm=∫Vcm*dt/Lcm, where Lcm is common mode inductance of the DC link inductor, Vcm is the common mode voltage applied on the common mode choke and Vcm=Vcmr−Vcmi. As a result, if the integral of Vcm is low, the common mode current of the common mode choke will be low.
At 340 in the process of FIG. 3, the switch control system 140 selects the zero vectors I7, I8, or I9 for the inverter space vector modulation at least partially according to the common mode contribution Vcm1 of the active vectors i1 and i2. In one embodiment, the system 140 selects one of the plurality of zero vectors I7, I8, I9 for which the corresponding zero vector common mode contribution Vcm2 tends to counteract the active vector common mode contribution Vcm1 for the inverter 110 b in the next switching cycle. The system 140 in certain embodiments uses the measured, derived, or estimated output phase voltages (e.g., line-to-line or line-to-neutral, etc.) via the feedback system 118 and the above equation (2) to ascertain the zero vector contributions Vcm2 at 330 and makes the selection at 340 so as to wholly or partially counteract the active vector common mode contribution Vcm1. In this regard, the inventors have appreciated that wholly or at least partially canceling out Vcm1 by adjusting Vcm2 through this zero vector selection technique to reduce overall common mode voltage integral (∫Vcm*dt) in a given cycle can advantageously reduce the common mode current in the system 110. The SVPWM signals 142 b are then generated at 350 in FIG. 3 using the selected zero vector I7, I8, or I9.
FIG. 4 shows another exemplary process 400 method and switch control system operation to reduce common mode voltages or currents through SVM zero vector selection based on active vector common mode polarity. At 410, the SVPWM period begins and the reference vector position, active vectors, and dwell times are determined at 420 based at least partially on setpoint value(s) 141 and/or feedback value(s) 118 a. At 430, the system 140 determines the active vector common mode contribution (e.g., Vcm1), and a determination is made at 432 as to whether the active vector contribution Vcm1, is positive or negative. The switch control system 140 then selects one of the plurality of zero vectors I7, I8, I9 at 440 based on the active vector contribution polarity. In particular, the system 140 selects the zero vector for which the polarity of the corresponding zero vector common mode contribution Vcm2 is opposite to the polarity of the active vector common mode contribution Vcm1. Thus, if Vcm1 is positive (YES at 432), the system 140 selects a zero vector I7, I8, or I9 at 440 a that generates a negative zero vector common mode contribution Vcm2 (e.g., using the measured output voltages and equation (2) above to determine the prospective zero vector contributions Vcm2). Conversely, if Vcm1 is negative (NO at 432), a zero vector I7, I8, or I9 is selected at 440 b that generates a positive zero vector common mode contribution Vcm2. The selected zero vector I7, I8, or I9 is then used at 450 to generate the inverter SVPWM signals 142 b.
FIG. 5 illustrates yet another process 500 for switch control system operation in which the zero vector is selected according to the polarity of a measured common mode current icm. The SVPWM period begins at 510 and the reference vector position, active vectors, and dwell times are determined at 520. A common mode current is measured at 530 via the feedback system 118 (e.g., directly as by measuring the voltage across resistor Rcm in FIG. 1, or by derivation from other measured system parameter), and the system 140 selects one of the zero vectors I7, I8,I9 for inverter space vector modulation at least partially according to the measured common mode current icm. In one possible implementation, the common mode current polarity is determined at 532 and the system 140 selects the zero vector at 540 according to this polarity (e.g., using the measured output voltages and equation (2) above to determine the prospective zero vector contributions Vcm2). In particular, if the current icm is positive (YES at 532), the switch control system 140 selects a zero vector at 540 a for which the determined zero vector contributions Vcm2 (e.g., equation (2)) reduces the common mode current icm, and otherwise (NO at 532 for negative measured icm) selects a zero vector at 540 b for which the contribution Vcm2 increases the common mode current icm. The selected zero vector I7, I8, or I9 is then used at 550 to generate the inverter SVPWM signals.
Another switch control system operational process 600 is shown in FIG. 6, in which the inverter zero vector is selected according to combined common mode contributions of inverter SVM active vectors and measured or calculated rectifier common mode. A new PWM period for the inverter 110 b begins at 610 and the system 140 determines the inverter reference vector position, active vectors, and dwell times at 620. The active vector common mode contribution (e.g., Vcmi) is determined at 630 (e.g., using equation (1) above), and the common mode contribution Vcm _ rectifier of the rectifier 110 a is measured or calculated at 632. Any suitable technique can be used to determine Vcm _ rectifier at 632, for example using equations similar to equations (1) and (2) above if the rectifier is controlled by SVPWM based on measured input voltages and rectifier reference vectors and dwell times. With this information, the switch control system 140 selects the inverter zero vectors I7, I8, or I9 based at least in part on the inverter active vector common mode contribution (e.g., Vcm1) and on the rectifier common mode contribution Vcm _ rectifier. In one possible implementation shown in FIG. 6, the system 140 determines a combined common mode contribution Vcm1+Vcm _ rectifier and determines the polarity of this combined contribution at 634. At 640, the system 140 selects an inverter zero vector I7, I8, or I9 for which the polarity of the corresponding zero vector common mode contribution Vcm2 is opposite to the polarity of the combined common mode contribution Vcm1+Vcm _ rectifier. For example, if Vcmi+Vcm _ rectifier is positive (YES at 634), the system 140 selects a inverter zero vector I7, I8, or I9 at 640 a for which Vcm2 is negative, and otherwise (NO at 634 for negative Vcmi+Vcm _ rectifier) a zero vector I7, I8, or I9 is selected at 640 b for which Vcm2 is positive. The selected zero vector I7, I8, or I9 is then used at 650 to generate the SVPWM signals 142 b.
The techniques described above in connection with FIGS. 3-6 can also be utilized in SVM control of the rectifier 110 a, alone or in combination with similar control for space vector modulation control of the inverter 110 b.
Referring also to FIG. 7, a process 700 is illustrated in which zero vectors are selected for SVPWM operation of both the rectifier 110 a and the inverter 110 b to counteract active vector common mode contributions of both converters. This is useful for situations in which both the rectifier 110 a and inverter 110 b are space vector modulated by the switch control system 140. At 710, the switch control system 140 determines an active vector common mode contribution Vcm1 _ inverter of the inverter 110 b, and determines an active vector common mode contribution Vcm1 _ rectifier of the rectifier 110 a at 720 (e.g., using equation (1) above). At 740, the system 140 selects zero vectors (e.g., I7, I8, or I9 for the inverter 110 b and a zero vector for the rectifier 110 a) so as to at least partially counteract the active vector common mode contributions Vcm1 _ inverter, Vcm1 _ rectifier of the inverter 110 b and the rectifier 110 a. This selection can be by any suitable approach, such as summing the active vector contributions (Vcm1 _ inverter+Vcm1 _ rectifier) and selecting the zero vectors for the inverter 110 b and rectifier 110 a to attempt to offset the combined active vector common mode contribution, which may be done passed on polarities of the contributions as described above. The selected zero vector I7, I8, or I9 is then used at 750 to generate the inverter SVPWM signals 142 b.
Referring now to FIGS. 8, 9A, and 9B, another exemplary process 800 is shown in FIG. 8 for operating the switch control system 140 with inverter zero vector selection based on whether the inverter is motoring or regenerating, and the SVM diagrams 900 a and 900 b in FIGS. 9A and 9B, respectively, illustrate sector-based zero vector selection according to these motoring or regenerating inverter modes. This approach is computationally advantageous since no complex common mode contribution calculations need to be made, and instead the zero vector selection is done based on the attributes of the current reference vector sector in the space vector diagram 900. While this method can reduce the common mode current, it may not minimize it. This technique, moreover, can be employed in any form of converter (e.g., CSC or VSC drive 110) for SVPWM control of an active inverter 110 b, even where a passive rectifier 110 a is used. At 810 in FIG. 8, the inverter PWM control period begins and the inverter reference vector position, active vectors, and dwell times are determined at 820. The system 140 determines at 830 whether the inverter 110 b is currently providing power to the output load 120 (motoring mode) or is instead providing power from the load (e.g., a power grid) to the DC intermediate circuit 150 (regenerating mode). At 840, the system 140 then selects the inverter zero vectors I7, I8, or I9 at least partially according to whether the inverter 110 b is motoring or regenerating.
In certain embodiments, if the inverter 110 b is motoring (YES at 830), the switch control system 140 selects the zero vectors I7, I8, or I9 at 840 a to short an inverter phase not used in only one of the current active vectors determined at 820. This is shown in the SVM diagram 900 a of FIG. 9A, where the reference vector sector location determines the zero vector selection for motoring operation. If the reference vector Icmd is in the first sector (Sector 1) bounded by active vectors i1 and i2, for example, the system 140 selects zero vector i8 or vector i9 at 840 a since zero vector i8 shorts phase V (both switches S8 and S11 are ON) and phase V was activated by the active vector but not by i2. Thus, the inverter leg is shorted which not connecting its output to either DC node in the active switching vectors. Likewise zero vector i9 can be selected at 840 a since this zero vector shorts phase W, which phase was activated by the active vector i2 but not by i1. Similar selections are shown in the diagram 900 a of FIG. 9A for motoring operation, which are summarized in the following Table 2:
TABLE 2
Reference Vector Sector Zero Vector (motoring mode)
Sector 1 i8 or i9
Sector 2 i7 or i8
Sector 3 i7 or i9
Sector 4 i8 or i9
Sector 5 i7 or i8
Sector 6 i7 or i9
Referring to FIG. 9B, if instead the inverter 110 b is regenerating (NO at 830), the system 140 selects the zero vector I7, I8, or I9 at 840 b for inverter SVPWM to short the inverter phase that is used in both of the current active vectors. For example, if the reference vector icmd is in Sector 1, zero vector i7 is selected at 840 b since this zero vector shorts phase U, and both the active vectors i1 and i2 use phase U. In this manner, the inverter leg is shorted which is connected to a Dc node in both of the active vectors during the active switching state. The zero vector selection for regenerating mode is summarized in the following Table 3:
TABLE 3
Reference Vector Sector Zero Vector (regenerating mode)
Sector 1 i7
Sector 2 i9
Sector 3 i8
Sector 4 i7
Sector 5 i9
Sector 6 i8
The selected zero vector I7, I8, or I9 is then used at 850 to generate the inverter SVPWM signals 142 b. This technique can also be used in SVPWM control of an active rectifier 110 a, and can be used alone or in combination with one or more of the above described common mode reduction zero vector selection techniques.
FIG. 10 shows an exemplary VSC type variable frequency motor drive power conversion system 110 with at least one common mode reduction zero vector selection component 144 c in which one or more of the above zero vector selection techniques can be employed to combat common mode voltages and currents. The converter 110 in this example is used to drive a motor load 120. While FIG. 10 illustrates a voltage source converter 110 with an active rectifier 110 a, other embodiments are possible using a passive rectifier 110 a. The system 100 of FIG. 10 includes an input 104 coupled with a three-phase AC voltage source 111 providing input power to the drive 110, and the drive 110 converts the input power to provide motor voltages to drive a motor load 120 having phase windings with associated inductances Lm coupled to a converter output 114. The drive 110 may include an input filter 112 connected to the AC power source 111 and an output filter 113 including line inductances L. The drive 110 in FIG. 10 provides variable frequency, variable amplitude single or multiphase AC output power at output terminals 114 to drive an AC motor load 120, which has three phase windings in the illustrated example. The output 114 in other embodiments may be of any number of phases, and may power a load other than a motor, such as a power grid in a wind energy system, for example. The motor drive 110 may include input filter capacitors in the input circuit 112, as well as output filter capacitors in an output filter circuit 113. The drive 110 includes a rectifier 110 a receiving the AC input power from the source 111 via an input 112, as well as an intermediate DC circuit 150 with a capacitance C (single or multiple capacitors) connected between the upper and lower DC branches. The rectifier 110 a is coupled with the inverter 110 b by the intermediate DC circuit 150, and one or more isolation components (e.g., transformers, not shown) may optionally be included in the drive 110. A switch control system 140 is provided, as described above in connection with FIG. 1, including a rectifier controller 144 a and an inverter controller 144 b, either or both of which may include common mode reduction zero vector selection components 144 c operative to implement the above described zero vector selection techniques for SVPWM operation of the respective converter stages 110 a, 110 b.
FIG. 11 illustrates an exemplary matrix power converter 1100 with a switching matrix 1102 operated by a switch control system 140 with a common mode reduction zero vector selection component 144 c in accordance with further aspects of the disclosure. The system 1100 includes a multi-phase AC input 104 with a plurality of AC input terminals for receiving multi-phase AC electrical input power from a source 111, and may include an input filter circuit 112 (capacitors in this example) coupled with the input lines A, B, and C and providing an input neutral coupled to an output neutral via a common mode resistance Rcm. The system 1100 also has a multi-phase AC output 114 with a plurality of AC output terminals for providing multi-phase AC electrical output power, for instance, to a load 120 (e.g., motor, grind, etc.). The switching network 1102 includes a plurality of switching devices forming a plurality of leg circuits 1102 1, 1102 2, and 1102 3 in the illustrated three-phase example).
The matrix switching devices are operated according to a corresponding switching control signal from the controller 140, with each leg circuit 1102 1, 1102 2, 1102 3 being connected to a corresponding AC input terminal A, B, C and to a corresponding AC output terminal U, V, W, where each leg circuit 1102 1, 1102 2, and 1102 3 includes at least one switching device coupled between the corresponding AC input terminal and the corresponding AC output terminal. The switch control system 140 provides SVPWM switching control signals 142 to cause the switching network 1102 to selectively convert the AC electrical input power from the multi-phase AC input 104 to provide the multi-phase AC electrical output power to the multi-phase AC output 114 based on one or more setpoint signals or values 141. In operation, the switch control system 140 selects one of a plurality of zero vectors (e.g., equivalent to I7, I8, I9 for the matrix configuration) for space vector modulation of the switching network 1102 at least partially according to a measured or estimated common mode current or voltage (e.g., icm). In one embodiment, the system 140 select the zero vector for which a corresponding zero vector common mode contribution tends to counteract a common mode contribution of active vectors used in space vector modulation of the switching network 1102.
In accordance with further aspects of the present disclosure, a non-transitory computer readable medium is provided, such as a computer memory, a memory within a power converter control system (e.g., switch control system 140 above), a CD-ROM, floppy disk, flash drive, database, server, computer, etc. which has computer executable instructions for performing the processes described above.
The above examples are merely illustrative of several possible embodiments of various aspects of the present disclosure, wherein equivalent alterations and/or modifications will occur to others skilled in the art upon reading and understanding this specification and the annexed drawings. In particular regard to the various functions performed by the above described components (assemblies, devices, systems, circuits, and the like), the terms (including a reference to a “means”) used to describe such components are intended to correspond, unless otherwise indicated, to any component, such as hardware, processor-executed software, or combinations thereof, which performs the specified function of the described component (i.e., that is functionally equivalent), even though not structurally equivalent to the disclosed structure which performs the function in the illustrated implementations of the disclosure. In addition, although a particular feature of the disclosure may have been disclosed with respect to only one of several implementations, such feature may be combined with one or more other features of the other implementations as may be desired and advantageous for any given or particular application. Also, to the extent that the terms “including”, “includes”, “having”, “has”, “with”, or variants thereof are used in the detailed description and/or in the claims, such terms are intended to be inclusive in a manner similar to the term “comprising”.

Claims (13)

The following is claimed:
1. A power conversion system, comprising:
a rectifier comprising an AC input having a plurality of AC input nodes to receive AC electrical input power, a DC output with first and second DC output nodes, and a plurality of rectifier devices individually coupled between one of the AC input nodes and one of the first and second DC output nodes to convert the AC electrical input power to provide DC electrical output power to the DC output nodes;
an intermediate DC circuit comprising at least one inductance or capacitance and first and second DC current paths coupled with the first and second DC output nodes of the rectifier;
an inverter comprising an AC output with a plurality of AC output nodes for supplying power to a load, and an inverter switching network comprising a plurality of inverter switching devices individually coupled between one of the DC current paths of the intermediate DC circuit and one of the AC output nodes, the inverter switching devices individually operative to selectively electrically couple the corresponding DC current path with the corresponding AC output node according to a corresponding inverter switching control signal; and
a switch control system, comprising an inverter control component operative to provide the inverter switching control signals to cause the inverter to selectively convert DC current from the intermediate DC circuit to provide AC electrical power to the AC output according to at least one setpoint signal or value, the inverter control component being operative to select one of a plurality of zero vectors for space vector modulation of the inverter at least partially according to whether the inverter is motoring or regenerating.
2. The power conversion system of claim 1, where the switch control system comprises a rectifier control component operative to provide rectifier switching control signals to cause the rectifier to convert AC electrical input power to provide regulated DC power to the intermediate DC circuit, and where a first one of the rectifier control component and the inverter control component is operative to select one of the plurality of zero vectors for space vector modulation of a corresponding first one of the rectifier and the inverter for which a corresponding zero vector common mode contribution tends to counteract the common mode contribution of active vectors used in space vector modulation of the first one of the rectifier and the inverter.
3. The power conversion system of claim 2, where the first one of the rectifier control component and the inverter control component is operative to:
determine an active vector common mode contribution at least partially according to AC voltages of the first one of the rectifier and the inverter, and active vectors and active vector dwell times corresponding to a current space vector modulation reference vector for controlling the first one of the rectifier and the inverter;
determine a polarity of the active vector common mode contribution; and
select one of the plurality of zero vectors for space vector modulation of the first one of the rectifier and the inverter for which a polarity of the corresponding zero vector common mode contribution is opposite to the polarity of the active vector common mode contribution.
4. The power conversion system of claim 1:
where the switch control system comprises a rectifier control component operative to provide rectifier switching control signals to cause the rectifier to convert AC electrical input power to provide regulated DC power to the intermediate DC circuit;
where the rectifier control component provides space vector pulse width modulated rectifier switching control signals to the rectifier;
where the inverter control component provides space vector pulse width modulated inverter switching control signals to the inverter; and
where the switch control system is operative to:
determine an active vector common mode contribution of the inverter,
determine an active vector common mode contribution of the rectifier, and
select zero vectors for space vector modulation of the rectifier and the inverter to at least partially counteract the active vector common mode contributions of the inverter and the rectifier.
5. The power conversion system of claim 1, where the power conversion system is a voltage source converter and the intermediate DC circuit comprises at least one capacitance.
6. The power conversion system of claim 1, where the power conversion system is a current source converter and the intermediate DC circuit comprises at least one inductance.
7. A power conversion system, comprising:
a rectifier comprising an AC input having a plurality of AC input nodes to receive AC electrical input power, a DC output with first and second DC output nodes, and a plurality of rectifier devices individually coupled between one of the AC input nodes and one of the first and second DC output nodes to convert the AC electrical input power to provide DC electrical output power to the DC output nodes;
an intermediate DC circuit comprising at least one inductance or capacitance and first and second DC current paths coupled with the first and second DC output nodes of the rectifier;
an inverter comprising an AC output with a plurality of AC output nodes for supplying power to a load, and an inverter switching network comprising a plurality of inverter switching devices individually coupled between one of the DC current paths of the intermediate DC circuit and one of the AC output nodes, the inverter switching devices individually operative to selectively electrically couple the corresponding DC current path with the corresponding AC output node according to a corresponding inverter switching control signal; and
a switch control system, comprising an inverter control component operative to provide the inverter switching control signals to cause the inverter to selectively convert DC current from the intermediate DC circuit to provide AC electrical power to the AC output according to at least one setpoint signal or value, the inverter control component being operative to select one of a plurality of zero vectors for space vector modulation of the inverter at least partially according to whether the inverter is motoring or regenerating;
where the inverter control component is operative if the inverter is motoring to select one of a plurality of zero vectors for space vector modulation of the inverter to short an inverter phase not used in at least one of the active vectors corresponding to a current space vector modulation reference vector for controlling the inverter; and
where the inverter control component is operative if the inverter is regenerating to select one of a plurality of zero vectors for space vector modulation of the inverter to short an inverter phase used in both active vectors corresponding to the current space vector modulation reference vector for controlling the inverter.
8. The power conversion system of claim 7, where the power conversion system is a current source converter and the intermediate DC circuit comprises at least one inductance.
9. The power conversion system of claim 8:
where the switch control system comprises a rectifier control component operative to provide rectifier switching control signals to cause the rectifier to convert AC electrical input power to provide regulated DC power to the intermediate DC circuit;
where the rectifier control component provides space vector pulse width modulated rectifier switching control signals to the rectifier;
where the inverter control component provides space vector pulse width modulated inverter switching control signals to the inverter; and
where the switch control system is operative to:
determine an active vector common mode contribution of the inverter,
determine an active vector common mode contribution of the rectifier, and
select zero vectors for space vector modulation of the rectifier and the inverter to at least partially counteract the active vector common mode contributions of the inverter and the rectifier.
10. The power conversion system of claim 7, where the power conversion system is a voltage source converter and the intermediate DC circuit comprises at least one capacitance.
11. The power conversion system of claim 7, where the switch control system comprises a rectifier control component operative to provide rectifier switching control signals to cause the rectifier to convert AC electrical input power to provide regulated DC power to the intermediate DC circuit, and where a first one of the rectifier control component and the inverter control component is operative to select one of the plurality of zero vectors for space vector modulation of a corresponding first one of the rectifier and the inverter for which a corresponding zero vector common mode contribution tends to counteract the common mode contribution of active vectors used in space vector modulation of the first one of the rectifier and the inverter.
12. The power conversion system of claim 11, where the first one of the rectifier control component and the inverter control component is operative to:
determine an active vector common mode contribution at least partially according to AC voltages of the first one of the rectifier and the inverter, and active vectors and active vector dwell times corresponding to a current space vector modulation reference vector for controlling the first one of the rectifier and the inverter;
determine a polarity of the active vector common mode contribution; and
select one of the plurality of zero vectors for space vector modulation of the first one of the rectifier and the inverter for which a polarity of the corresponding zero vector common mode contribution is opposite to the polarity of the active vector common mode contribution.
13. The power conversion system of claim 7:
where the switch control system comprises a rectifier control component operative to provide rectifier switching control signals to cause the rectifier to convert AC electrical input power to provide regulated DC power to the intermediate DC circuit;
where the rectifier control component provides space vector pulse width modulated rectifier switching control signals to the rectifier;
where the inverter control component provides space vector pulse width modulated inverter switching control signals to the inverter; and
where the switch control system is operative to:
determine an active vector common mode contribution of the inverter,
determine an active vector common mode contribution of the rectifier, and
select zero vectors for space vector modulation of the rectifier and the inverter to at least partially counteract the active vector common mode contributions of the inverter and the rectifier.
US13/024,056 2011-02-09 2011-02-09 Power converter with common mode voltage reduction Active 2033-06-23 US9362839B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US13/024,056 US9362839B2 (en) 2011-02-09 2011-02-09 Power converter with common mode voltage reduction
CN201210028984.5A CN102638172B (en) 2011-02-09 2012-02-09 Power converter with common mode voltage reduction
EP12154755.8A EP2487785B1 (en) 2011-02-09 2012-02-09 Power converter with common mode voltage reduction

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/024,056 US9362839B2 (en) 2011-02-09 2011-02-09 Power converter with common mode voltage reduction

Publications (2)

Publication Number Publication Date
US20120201056A1 US20120201056A1 (en) 2012-08-09
US9362839B2 true US9362839B2 (en) 2016-06-07

Family

ID=45566928

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/024,056 Active 2033-06-23 US9362839B2 (en) 2011-02-09 2011-02-09 Power converter with common mode voltage reduction

Country Status (3)

Country Link
US (1) US9362839B2 (en)
EP (1) EP2487785B1 (en)
CN (1) CN102638172B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9917543B1 (en) 2016-10-19 2018-03-13 Wisconsin Alumni Research Foundation Inverter for common mode voltage cancellation
US10221679B2 (en) * 2014-09-26 2019-03-05 Schlumberger Technology Corporation Reducing common mode noise with respect to telemetry equipment used for monitoring downhole parameters
US20190097527A1 (en) * 2017-09-28 2019-03-28 Texas Instruments Incorporated Methods and apparatus to compensate for power factor loss using a phasor cancellation based compensation scheme
US10287030B2 (en) * 2014-07-09 2019-05-14 Siemens Aktiengesellschaft Converter with redundant circuit topology

Families Citing this family (56)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8503207B2 (en) * 2010-09-29 2013-08-06 Rockwell Automation Technologies, Inc. Discontinuous pulse width drive modulation method and apparatus for reduction of common-mode voltage in power conversion systems
DE102011007696A1 (en) * 2011-04-19 2012-10-25 Siemens Aktiengesellschaft Matrix converter and method for generating an AC voltage in a second AC voltage network from an AC voltage in a first AC voltage network by means of a matrix converter
FR2975843B1 (en) * 2011-05-23 2013-05-17 Renault Sa METHOD FOR CONTROLLING THE SWITCHES OF A CURRENT RECTIFIER CONNECTED TO AN ONBOARD CHARGER.
CN103038993B (en) * 2011-05-26 2016-04-20 松下电器产业株式会社 AC transform circuit, AC conversion method and recording medium
US8379417B2 (en) * 2011-07-06 2013-02-19 Rockwell Automation Technologies, Inc. Power converter and integrated DC choke therefor
JP5299555B2 (en) * 2011-11-28 2013-09-25 ダイキン工業株式会社 Power conversion control device
TWI477071B (en) * 2012-01-11 2015-03-11 Delta Electronics Inc Filtering reactor stage and variable-frequency driving system utilizing the same
US8970148B2 (en) 2012-07-31 2015-03-03 Rockwell Automation Technologies, Inc. Method and apparatus for reducing radiated emissions in switching power converters
US9425705B2 (en) * 2012-08-13 2016-08-23 Rockwell Automation Technologies, Inc. Method and apparatus for bypassing cascaded H-bridge (CHB) power cells and power sub cell for multilevel inverter
CN102983768B (en) * 2012-11-14 2014-12-31 国网智能电网研究院 Optimization control method based on selective harmonic elimination pulse width modulation (SHEPWM)
US9042131B2 (en) * 2013-02-15 2015-05-26 Ideal Power Inc. Power-packet-switching converter with sequenced connection to link inductor
US9647526B1 (en) * 2013-02-15 2017-05-09 Ideal Power, Inc. Power-packet-switching power converter performing self-testing by admitting some current to the link inductor before full operation
JP6070263B2 (en) * 2013-02-26 2017-02-01 住友電気工業株式会社 DC-AC converter and control circuit
US9270198B2 (en) * 2013-03-12 2016-02-23 University Of Tennessee Research Foundation Control of parallel-connected current source rectifiers
US9054586B2 (en) 2013-03-15 2015-06-09 Rockwell Automation Technologies, Inc. Methods and apparatus for continuous and discontinuous active rectifier boost operation to increase power converter rating
US9240731B2 (en) 2013-03-18 2016-01-19 Rockwell Automation Technologies, Inc. Power cell bypass method and apparatus for multilevel inverter
CN103427666B (en) * 2013-07-23 2015-12-23 南京航空航天大学 A kind of carrier modulating method of dual stage matrix converter
JP5804167B2 (en) * 2013-09-19 2015-11-04 ダイキン工業株式会社 Power converter
JP5664733B1 (en) * 2013-09-24 2015-02-04 ダイキン工業株式会社 Control method for direct power converter
FI125100B (en) * 2013-11-14 2015-06-15 Abb Technology Oy Method and apparatus for minimizing a ring current or common-mode voltage in an inverter
CN103607129B (en) * 2013-11-19 2016-08-17 中国矿业大学 The control method of frequency converter
CN104682752A (en) * 2013-11-28 2015-06-03 北车大连电力牵引研发中心有限公司 Method and device for modulating space vector pulse
US9520800B2 (en) 2014-01-09 2016-12-13 Rockwell Automation Technologies, Inc. Multilevel converter systems and methods with reduced common mode voltage
US9325252B2 (en) 2014-01-13 2016-04-26 Rockwell Automation Technologies, Inc. Multilevel converter systems and sinusoidal pulse width modulation methods
CN104184354A (en) * 2014-01-14 2014-12-03 深圳市中兴昆腾有限公司 Space vector pulse width modulation method used for three-phase inverter
EP3100346B1 (en) * 2014-01-31 2021-11-03 Eaton Intelligent Power Limited Unidirectional matrix converter with regeneration system
CN104092394B (en) * 2014-05-27 2016-11-09 中国矿业大学(北京) Staircase waveform multi-level converter particular harmonic eliminates the method for solving of switch angle
CN104022667A (en) * 2014-06-19 2014-09-03 安徽大学 SHEPWM method for three-level inverter
US9236828B1 (en) 2014-07-03 2016-01-12 Rockwell Automation Technologies, Inc. Methods and power conversion system control apparatus to control IGBT junction temperature at low speed
FR3027171B1 (en) * 2014-10-09 2016-12-23 Univ Blaise Pascal - Clermont-Ferrand Ii METHOD FOR CONTROLLING A THREE PHASE INVERTER USING VECTOR MODULATION.
US9318976B1 (en) 2014-10-30 2016-04-19 Rockwell Automation Technologies, Inc. Adjustable PWM method to increase low speed starting torque and inverter voltage measurement accuracy
US9559541B2 (en) 2015-01-15 2017-01-31 Rockwell Automation Technologies, Inc. Modular multilevel converter and charging circuit therefor
EP3248279B1 (en) * 2015-03-25 2020-11-25 Murata Manufacturing Co., Ltd. Apparatus and method of fast commutation for matrix converter-based rectifier
DE102015004162A1 (en) * 2015-04-01 2016-10-06 Hochschule Ostwestfalen-Lippe Circuit and method for multi-phase operation of an electrical machine
US9748862B2 (en) 2015-05-13 2017-08-29 Rockwell Automation Technologies, Inc. Sparse matrix multilevel actively clamped power converter
CN108028607B (en) 2015-09-18 2020-04-14 株式会社村田制作所 Three-phase rectification converter PWM scheme based on space vector modulation
CN105245123B (en) * 2015-10-16 2017-10-20 燕山大学 Three-phase neutral-point-clamped three-level inverter one-dimensional modulation common mode current suppressing method
AT518371A1 (en) * 2016-01-25 2017-09-15 Eco-S Green Solutions Kg Circuit arrangement for a frequency converter
CN105680713B (en) * 2016-04-01 2018-03-02 山东大学 The zero sequence loop current suppression system and method for more T-shaped three-level inverters of SHEPWM modulation
ES2638718B1 (en) * 2016-04-21 2018-09-13 Gamesa Innovation & Technology, S.L. A three-phase medium voltage energy conversion system to couple a power source to a power supply network
US9812990B1 (en) 2016-09-26 2017-11-07 Rockwell Automation Technologies, Inc. Spare on demand power cells for modular multilevel power converter
GB2557294B (en) 2016-12-05 2022-03-30 Itt Mfg Enterprises Llc Matrix converter control method and system
US10833605B2 (en) * 2016-12-16 2020-11-10 Ge Aviation Systems Llc Space vector modulation in aerospace applications
US9837952B1 (en) * 2016-12-16 2017-12-05 Hamilton Sundstrand Corporation Reducing resonant effects of reactive loads in electric motor systems
CN107222114B (en) * 2017-06-01 2019-02-05 浙江大学 A kind of unified control method of rectifier and inverter
CN107425770A (en) * 2017-08-17 2017-12-01 贵州电网有限责任公司贵阳供电局 AC variable-frequency speed regulation system and speed regulating method based on ARM microprocessor
US10158299B1 (en) * 2018-04-18 2018-12-18 Rockwell Automation Technologies, Inc. Common voltage reduction for active front end drives
CN109713891A (en) * 2019-02-15 2019-05-03 深圳市盛弘电气股份有限公司 A kind of non-isolated multilevel converter
US10784797B1 (en) 2019-06-19 2020-09-22 Rockwell Automation Technologies, Inc. Bootstrap charging by PWM control
US11211879B2 (en) 2019-09-23 2021-12-28 Rockwell Automation Technologies, Inc. Capacitor size reduction and lifetime extension for cascaded H-bridge drives
US11336206B2 (en) 2020-09-23 2022-05-17 Rockwell Automation Technoligies, Inc. Switching frequency and PWM control to extend power converter lifetime
CN112713784B (en) * 2020-12-22 2022-02-15 华中科技大学 Control method of back-to-back current source converter
CN112803818B (en) * 2020-12-30 2022-10-04 西安工业大学 Common-mode voltage elimination method based on parallel driver topological structure
US11342878B1 (en) 2021-04-09 2022-05-24 Rockwell Automation Technologies, Inc. Regenerative medium voltage drive (Cascaded H Bridge) with reduced number of sensors
CN113014172B (en) * 2021-04-16 2022-06-24 湖南理工学院 Common-mode voltage suppression method and device adopting virtual pulse vibration vector
CN113595405B (en) * 2021-08-02 2023-01-17 河北工业大学 Common-mode voltage spike problem suppression method for indirect matrix converter

Citations (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6166929A (en) 2000-02-29 2000-12-26 Rockwell Technologies, Llc CSI based drive having active damping control
US6269010B1 (en) 2000-02-29 2001-07-31 Rockwell Technologies, Llc CSI based drive having feedforward control of inverter input voltage
US6359416B1 (en) 2000-09-29 2002-03-19 Rockwell Automation Technologies, Inc. Adaptive predictive synchronous current frame regulator method and apparatus
US6366483B1 (en) 2000-07-24 2002-04-02 Rockwell Automation Technologies, Inc. PWM rectifier having de-coupled power factor and output current control loops
US6469916B1 (en) 2001-10-01 2002-10-22 Rockwell Automation Technologies, Inc. Method and apparatus for compensating for device dynamics and voltage drop in inverter based control systems
US6477067B1 (en) 2001-10-02 2002-11-05 Rockwell Automation Technologies, Inc. Method and apparatus for compensating for device dynamics in inverter based control systems
US6541933B1 (en) 2001-11-20 2003-04-01 Rockwell Automation Technologies, Inc. Angle control of modulating wave to reduce reflected wave overvoltage transients
US6617821B2 (en) 2001-09-20 2003-09-09 Rockwell Automation Technologies, Inc. Method and apparatus for compensating for device dynamics by adjusting inverter carrier frequency
US6636012B2 (en) 2001-09-28 2003-10-21 Rockwell Automation Technologies, Inc. Stator and rotor resistance identifier using high frequency injection
USRE38439E1 (en) * 1999-05-12 2004-02-24 Otis Elevator Company Control of a DC matrix converter
US6703809B2 (en) 2002-03-05 2004-03-09 Rockwell Automation Technologies, Inc. Flux position identifier using high frequency injection with the presence of a rich harmonic spectrum in a responding signal
US6720748B1 (en) 2003-02-12 2004-04-13 Rockwell Automation Technologies, Inc. Static commissioning method and apparatus to identify rated flux current
US6819070B2 (en) 2003-02-12 2004-11-16 Rockwell Automation Technologies, Inc. Method and apparatus for controlling reflected voltage using a motor controller
US6819077B1 (en) 2003-05-21 2004-11-16 Rockwell Automation Technologies, Inc. Method and apparatus for reducing sampling related errors in a modulating waveform generator used with a PWM controller
US6842354B1 (en) 2003-08-08 2005-01-11 Rockwell Automation Technologies, Inc. Capacitor charge balancing technique for a three-level PWM power converter
US6859374B2 (en) * 2002-06-13 2005-02-22 Abb Oy Method in connection with converter bridges
US6982533B2 (en) 2003-09-17 2006-01-03 Rockwell Automation Technologies, Inc. Method and apparatus to regulate loads
US7034501B1 (en) 2005-02-28 2006-04-25 Rockwell Automation Technologies, Inc. Adjusting gate pulse time intervals for reflected wave mitigation
US7106025B1 (en) 2005-02-28 2006-09-12 Rockwell Automation Technologies, Inc. Cancellation of dead time effects for reducing common mode voltages
US7164254B2 (en) 2005-02-28 2007-01-16 Rockwell Automation Technologies, Inc. Modulation methods and apparatus for reducing common mode voltages
US7215559B2 (en) 2004-09-28 2007-05-08 Rockwell Automation Technologies, Inc. Method and apparatus to reduce common mode voltages applied to a load by a drive
US20070211501A1 (en) 2006-03-01 2007-09-13 Rockwell Automation Technologies, Inc. Power converter with reduced common mode voltage
US20070297202A1 (en) 2006-06-27 2007-12-27 Rockwell Automation Technologies, Inc. Self powered supply for power converter switch driver
US7336509B2 (en) 2005-09-28 2008-02-26 Rockwell Automation Technologies, Inc. Method and apparatus for estimating line inductance for PWM rectifier control
US7342380B1 (en) 2006-08-31 2008-03-11 Rockwell Automation Technologies, Inc. System and method for adjustable carrier waveform generator
US7356441B2 (en) 2005-09-28 2008-04-08 Rockwell Automation Technologies, Inc. Junction temperature prediction method and apparatus for use in a power conversion module
US7400518B2 (en) 2006-05-22 2008-07-15 Rockwell Automation Technologies, Inc. Modulation methods and apparatus for reducing common mode noise
US20080180055A1 (en) 2007-01-30 2008-07-31 Rockwell Automation Technologies, Inc. Systems and methods for improved motor drive power factor control
US7471525B2 (en) 2004-08-30 2008-12-30 Hitachi Appliances, Inc. Converter and power converter that becomes it with the converter
US7495938B2 (en) 2005-04-15 2009-02-24 Rockwell Automation Technologies, Inc. DC voltage balance control for three-level NPC power converters with even-order harmonic elimination scheme
US20090128083A1 (en) 2007-11-21 2009-05-21 Rockwell Automation Technologies, Inc. Motor drive with var compensation
US20090184681A1 (en) * 2006-06-23 2009-07-23 Toyota Jidosha Kubishiki Kaisha Electrically Powered Vehicle
US7589984B2 (en) * 2006-01-23 2009-09-15 Abb Oy Method for starting pulse width modulation
US20100025995A1 (en) 2008-07-31 2010-02-04 Rockwell Automation Technologies, Inc. Current source converter-based wind energy system
US20100080028A1 (en) 2008-09-29 2010-04-01 Rockwell Automation Technologies, Inc. Power conversion system and method for active damping of common mode resonance
US20100091534A1 (en) * 2007-03-14 2010-04-15 Meidensha Corporation Matrix converter space vector modulation method
US8040101B2 (en) * 2008-01-11 2011-10-18 National University Corporation Nagaoka University Of Technology Alternating current motor drive circuit and electric vehicle drive circuit
US8138697B2 (en) * 2007-04-27 2012-03-20 International Rectifier Corporation Sensorless speed detection during zero vector

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100318171B1 (en) * 1998-11-17 2002-04-22 설승기 Common-Mode Voltage Pulse Removal in Three-Phase Pulse-Width Converter Converters
US7492616B2 (en) * 2005-03-25 2009-02-17 Lineage Power Corporation Modulation controller, method of controlling and three phase converter system employing the same
US7649756B2 (en) * 2006-05-17 2010-01-19 Rockwell Automation Technologies, Inc. Common mode noise reduction in converter systems through modification of single phase switching signal
US7881081B1 (en) * 2010-04-16 2011-02-01 Rockwell Automation Technologies, Inc. Systems and methods for reducing AC drive common-mode currents
US8223511B2 (en) * 2010-06-07 2012-07-17 Rockwell Automation Technologies, Inc. Common mode voltage reduction apparatus and method for current source converter based drive

Patent Citations (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USRE38439E1 (en) * 1999-05-12 2004-02-24 Otis Elevator Company Control of a DC matrix converter
US6269010B1 (en) 2000-02-29 2001-07-31 Rockwell Technologies, Llc CSI based drive having feedforward control of inverter input voltage
US6166929A (en) 2000-02-29 2000-12-26 Rockwell Technologies, Llc CSI based drive having active damping control
US6366483B1 (en) 2000-07-24 2002-04-02 Rockwell Automation Technologies, Inc. PWM rectifier having de-coupled power factor and output current control loops
US6359416B1 (en) 2000-09-29 2002-03-19 Rockwell Automation Technologies, Inc. Adaptive predictive synchronous current frame regulator method and apparatus
US6617821B2 (en) 2001-09-20 2003-09-09 Rockwell Automation Technologies, Inc. Method and apparatus for compensating for device dynamics by adjusting inverter carrier frequency
US6636012B2 (en) 2001-09-28 2003-10-21 Rockwell Automation Technologies, Inc. Stator and rotor resistance identifier using high frequency injection
US6469916B1 (en) 2001-10-01 2002-10-22 Rockwell Automation Technologies, Inc. Method and apparatus for compensating for device dynamics and voltage drop in inverter based control systems
US6477067B1 (en) 2001-10-02 2002-11-05 Rockwell Automation Technologies, Inc. Method and apparatus for compensating for device dynamics in inverter based control systems
US6541933B1 (en) 2001-11-20 2003-04-01 Rockwell Automation Technologies, Inc. Angle control of modulating wave to reduce reflected wave overvoltage transients
US6703809B2 (en) 2002-03-05 2004-03-09 Rockwell Automation Technologies, Inc. Flux position identifier using high frequency injection with the presence of a rich harmonic spectrum in a responding signal
US6859374B2 (en) * 2002-06-13 2005-02-22 Abb Oy Method in connection with converter bridges
US6720748B1 (en) 2003-02-12 2004-04-13 Rockwell Automation Technologies, Inc. Static commissioning method and apparatus to identify rated flux current
US6819070B2 (en) 2003-02-12 2004-11-16 Rockwell Automation Technologies, Inc. Method and apparatus for controlling reflected voltage using a motor controller
US6819077B1 (en) 2003-05-21 2004-11-16 Rockwell Automation Technologies, Inc. Method and apparatus for reducing sampling related errors in a modulating waveform generator used with a PWM controller
US6842354B1 (en) 2003-08-08 2005-01-11 Rockwell Automation Technologies, Inc. Capacitor charge balancing technique for a three-level PWM power converter
US6982533B2 (en) 2003-09-17 2006-01-03 Rockwell Automation Technologies, Inc. Method and apparatus to regulate loads
US7471525B2 (en) 2004-08-30 2008-12-30 Hitachi Appliances, Inc. Converter and power converter that becomes it with the converter
US7215559B2 (en) 2004-09-28 2007-05-08 Rockwell Automation Technologies, Inc. Method and apparatus to reduce common mode voltages applied to a load by a drive
US7164254B2 (en) 2005-02-28 2007-01-16 Rockwell Automation Technologies, Inc. Modulation methods and apparatus for reducing common mode voltages
US7106025B1 (en) 2005-02-28 2006-09-12 Rockwell Automation Technologies, Inc. Cancellation of dead time effects for reducing common mode voltages
US7034501B1 (en) 2005-02-28 2006-04-25 Rockwell Automation Technologies, Inc. Adjusting gate pulse time intervals for reflected wave mitigation
US7495938B2 (en) 2005-04-15 2009-02-24 Rockwell Automation Technologies, Inc. DC voltage balance control for three-level NPC power converters with even-order harmonic elimination scheme
US7336509B2 (en) 2005-09-28 2008-02-26 Rockwell Automation Technologies, Inc. Method and apparatus for estimating line inductance for PWM rectifier control
US7356441B2 (en) 2005-09-28 2008-04-08 Rockwell Automation Technologies, Inc. Junction temperature prediction method and apparatus for use in a power conversion module
US7589984B2 (en) * 2006-01-23 2009-09-15 Abb Oy Method for starting pulse width modulation
US7274576B1 (en) 2006-03-01 2007-09-25 Rockwell Automation Technologies, Inc. Power converter with reduced common mode voltage
US20070211501A1 (en) 2006-03-01 2007-09-13 Rockwell Automation Technologies, Inc. Power converter with reduced common mode voltage
US7400518B2 (en) 2006-05-22 2008-07-15 Rockwell Automation Technologies, Inc. Modulation methods and apparatus for reducing common mode noise
US20090184681A1 (en) * 2006-06-23 2009-07-23 Toyota Jidosha Kubishiki Kaisha Electrically Powered Vehicle
US20070297202A1 (en) 2006-06-27 2007-12-27 Rockwell Automation Technologies, Inc. Self powered supply for power converter switch driver
US7511976B2 (en) 2006-06-27 2009-03-31 Rockwell Automation Technologies, Inc. Self powered supply for power converter switch driver
US7342380B1 (en) 2006-08-31 2008-03-11 Rockwell Automation Technologies, Inc. System and method for adjustable carrier waveform generator
US20080180055A1 (en) 2007-01-30 2008-07-31 Rockwell Automation Technologies, Inc. Systems and methods for improved motor drive power factor control
US7495410B2 (en) * 2007-01-30 2009-02-24 Rockwell Automation Technologies, Inc. Systems and methods for improved motor drive power factor control
US20100091534A1 (en) * 2007-03-14 2010-04-15 Meidensha Corporation Matrix converter space vector modulation method
US8138697B2 (en) * 2007-04-27 2012-03-20 International Rectifier Corporation Sensorless speed detection during zero vector
US20090128083A1 (en) 2007-11-21 2009-05-21 Rockwell Automation Technologies, Inc. Motor drive with var compensation
US8040101B2 (en) * 2008-01-11 2011-10-18 National University Corporation Nagaoka University Of Technology Alternating current motor drive circuit and electric vehicle drive circuit
US20100025995A1 (en) 2008-07-31 2010-02-04 Rockwell Automation Technologies, Inc. Current source converter-based wind energy system
US20100080028A1 (en) 2008-09-29 2010-04-01 Rockwell Automation Technologies, Inc. Power conversion system and method for active damping of common mode resonance

Non-Patent Citations (13)

* Cited by examiner, † Cited by third party
Title
A. Muetze & A. Binder, "Don't lose Your Bearings", Mitigation techniques for bearing currents in inverter-supplied drive systems, 2006 IEEE.
A.M.De Broe, A.L. Julian, and T.A Lipo, "Neutral-To-Ground Voltage Minimization in a PWM-Rectifier/Inverter Configuration", Power Electronics and Variable Speed Drives, Sep. 23-25, 1996, Conference Publication No. 429, IEEE, 1996.
Emre Un and Ahmet M. Hava, "A High Performance PWM Algorithm for Common Mode Voltage Reduction in Three-Phase Voltage Source Inverters", 2008 IEEE.
Emre Un and Ahmet M. Hava, "A Near State PWM Method With Reduced Switching Frequency and Reduced Common Mode Voltage for Three-Phase Voltage Source Inverters", 2007 IEEE.
Han Ju Cha and Parsa Enjeti, An Approach to Reduce Common-Mode Voltage in Matrix Converter, Jul./Aug. 2003, IEEE vol. 39, pp. 1151-1159. *
Han Ju Cha, Analysis and Design of MAtrix Converter fro Adjustable Speed Drive and Distributed Power Sources, Aug. 2004, Texas A & M Uninversity, Doctor of Philosphy Desertation Paper. *
Hyeoun-Dong Lee and Seung-Ki Sul, "A Common Mode Voltage Reduction in Boost Rectifier/Inverter System by Shifting Active Voltage Vector in a Control Period", IEEE Transactions on Power Electronics, vol. 15, No. 6, Nov. 2000.
Jay M. Erdmna, Russel J. Kerkman, David W. Schlegel, and Gary L. Skibinski, "Effect of PWM Inverters on AC Motor Bearing Currents and Shaft Voltages", 1996 IEEE.
Lin Hua, A Modulation Strategy to Reduce Common-Mode Voltage for Current-Controlled Matrix Converters, Nov. 2006, IEEE Xplore, 2775-2780. *
Qiang Yin, Russel J. Kerkman, Thomas A. Nondahl, and Haihui Lu, "Analytical Investigation of the Switching Frequency Harmonic Characteristic for Common Mode Reduction Modulator", 2005 IEEE.
Russel J. Kerkman, David Leggate, Dave Schlegel, and Gary Skibinski, "PWM Inverters and Their Influence on Motor Over-Voltage," 1997 IEEE.
Taiwan Patent Application TW439350, Jun. 7, 2001.
Yeb-Shin Lai and Fu-San Shyu, "Optimal Common-Mode Voltage Reduction PWM Technique for Inverter Control with Consideration of the Dead-Time Effects-Part 1: Basic Development", 2004 IEEE.

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10287030B2 (en) * 2014-07-09 2019-05-14 Siemens Aktiengesellschaft Converter with redundant circuit topology
US10221679B2 (en) * 2014-09-26 2019-03-05 Schlumberger Technology Corporation Reducing common mode noise with respect to telemetry equipment used for monitoring downhole parameters
US9917543B1 (en) 2016-10-19 2018-03-13 Wisconsin Alumni Research Foundation Inverter for common mode voltage cancellation
US20190097527A1 (en) * 2017-09-28 2019-03-28 Texas Instruments Incorporated Methods and apparatus to compensate for power factor loss using a phasor cancellation based compensation scheme
US10797589B2 (en) * 2017-09-28 2020-10-06 Texas Instruments Incorporated Methods and apparatus to compensate for power factor loss using a phasor cancellation based compensation scheme
US11050344B2 (en) 2017-09-28 2021-06-29 Texas Instruments Incorporated Methods and apparatus to compensate for power factor loss using a phasor cancellation based compensation scheme
US11658564B2 (en) 2017-09-28 2023-05-23 Texas Instruments Incorporated Methods and apparatus to compensate for power factor loss using a phasor cancellation based compensation scheme

Also Published As

Publication number Publication date
EP2487785A3 (en) 2017-06-21
CN102638172B (en) 2015-05-20
US20120201056A1 (en) 2012-08-09
EP2487785A2 (en) 2012-08-15
EP2487785B1 (en) 2019-01-02
CN102638172A (en) 2012-08-15

Similar Documents

Publication Publication Date Title
US9362839B2 (en) Power converter with common mode voltage reduction
US8223511B2 (en) Common mode voltage reduction apparatus and method for current source converter based drive
US8471514B2 (en) Adaptive harmonic reduction apparatus and methods
JP4555445B2 (en) Modular multiphase adjustable power supply with parallel connected active inputs
US9325252B2 (en) Multilevel converter systems and sinusoidal pulse width modulation methods
US8415904B2 (en) Open delta motor drive with integrated recharge
US8488345B2 (en) Pulse width modulation control method and system for mitigating reflected wave effects in over-modulation region
EP2495863B1 (en) CMV reduction under BUS transient condition
JP5474772B2 (en) Three-level neutral point fixed conversion device and control method thereof
Ghosh et al. Control of three-phase, four-wire PWM rectifier
US9369065B2 (en) Power conversion device
US7881081B1 (en) Systems and methods for reducing AC drive common-mode currents
US9344020B2 (en) Power conversion apparatus and electrical-mechanical energy conversion system
EP1953907A1 (en) Systems and methods for improved motor drive power factor control
US20200195130A1 (en) Methods and systems for controlling current source rectifiers
EP2421129B1 (en) Power converter system
CA2984072A1 (en) Regenerative variable frequency drive with auxiliary power supply
Park et al. Automatic voltage regulator based on series voltage compensation with ac chopper
Ghazi Ardakani et al. Direct torque control of low-voltage three-phase induction motor using a three-level eight-switch inverter
Zhang Investigation of approaches for improving the performance and fault tolerance of permanent magnet synchronous machine drives using current-source inverters
Klumpner et al. Evaluation of the converter topologies suited for integrated motor drives
Chaturvedi et al. Carrier-based common mode voltage control techniques in three-level diode-clamped inverter
KR102288216B1 (en) Apparatus and method for pmsm drive control using torque predictive control
Riedemann et al. A resonant current control of an open-end winding induction motor fed by an indirect matrix converter
EP4344036A1 (en) Active filter pre-charging for a converter with active filter cells

Legal Events

Date Code Title Description
AS Assignment

Owner name: ROCKWELL AUTOMATION TECHNOLOGIES, INC., OHIO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WEI, LIXIANG;CHENG, ZHONGYUAN;XIAO, YUAN;AND OTHERS;REEL/FRAME:025779/0026

Effective date: 20110208

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8